Modeling of Local Oxidation Processes

Similar documents
Isolation Technology. Dr. Lynn Fuller

EE 330 Lecture 9. IC Fabrication Technology Part II. -Oxidation -Epitaxy -Polysilicon -Planarization -Resistance and Capacitance in Interconnects

VLSI Technology Dr. Nandita Dasgupta Department of Electrical Engineering Indian Institute of Technology, Madras

EE 330 Lecture 9. IC Fabrication Technology Part II. -Oxidation -Epitaxy -Polysilicon -Planarization -Resistance and Capacitance in Interconnects

CMOS Technology. Flow varies with process types & company. Start with substrate selection. N-Well CMOS Twin-Well CMOS STI

EE 330 Lecture 9. IC Fabrication Technology Part 2

EE 434 Lecture 9. IC Fabrication Technology

VLSI Technology Dr. Nandita Dasgupta Department of Electrical Engineering Indian Institute of Technology, Madras

9/4/2008 GMU, ECE 680 Physical VLSI Design

PROCESS FLOW AN INSIGHT INTO CMOS FABRICATION PROCESS

EE 330 Lecture 8. IC Fabrication Technology Part II. - Oxidation - Epitaxy - Polysilicon - Interconnects

ECE321 Electronics I

ECE520 VLSI Design. Lecture 7: CMOS Manufacturing Process. Payman Zarkesh-Ha

VLSI Technology Dr. Nandita Dasgupta Department of Electrical Engineering Indian Institute of Technology, Madras

EE THERMAL OXIDATION - Chapter 6. Basic Concepts

Isolation of elements

Czochralski Crystal Growth

VLSI Digital Systems Design

Lecture 030 Integrated Circuit Technology - I (5/8/03) Page 030-1

行政院國家科學委員會補助專題研究計畫成果報告

CMOS Manufacturing process. Design rule set

Chapter 4 : ULSI Process Integration (0.18 m CMOS Process)

HOMEWORK 4 and 5. March 15, Homework is due on Monday March 30, 2009 in Class. Answer the following questions from the Course Textbook:

Chapter 3 CMOS processing technology

CHAPTER - 4 CMOS PROCESSING TECHNOLOGY

Silicon Wafer Processing PAKAGING AND TEST

Fairchild Semiconductor Application Note June 1983 Revised March 2003

Manufacturing Process

EE 143 CMOS Process Flow

VLSI INTRODUCTION P.VIDYA SAGAR ( ASSOCIATE PROFESSOR) Department of Electronics and Communication Engineering, VBIT

Microelettronica. Planar Technology for Silicon Integrated Circuits Fabrication. 26/02/2017 A. Neviani - Microelettronica

ECE 659. Jan M. Rabaey Anantha Chandrakasan Borivoje Nikolic. July 30, Digital EE141 Integrated Circuits 2nd Manufacturing.

Chapter 2 Manufacturing Process

Make sure the exam paper has 9 pages total (including cover page)

VLSI Systems and Computer Architecture Lab

IC Fabrication Technology Part III Devices in Semiconductor Processes

EE 143 FINAL EXAM NAME C. Nguyen May 10, Signature:

Fabrication Process. Crystal Growth Doping Deposition Patterning Lithography Oxidation Ion Implementation CONCORDIA VLSI DESIGN LAB

EE 330 Fall Ruden Michael. Al Kaabi Humaid. Archer Tyler. Hafeez Mustafa. Mullen Taylor. Thedens Peter. Cao Khoi.

United States Patent (19)

UT Austin, ECE Department VLSI Design 2. CMOS Fabrication, Layout Rules

Microelectronics. Integrated circuits. Introduction to the IC technology M.Rencz 11 September, Expected decrease in line width

Department of Electrical Engineering. Jungli, Taiwan

Chapter 2 Problems. The CMOS technology we need to realize is shown below, from Figure 1-34 in the text. S P + N P + N WELL P +

THERMAL OXIDATION - Chapter 6 Basic Concepts

Manufacturing Process

Strain Engineering for Performance Enhancement in Advanced Nano Scaled SOI-MOSFETs

EE6303 LINEAR INTEGRATED CIRCUITS AND APPLICATIONS 2 MARK QUESTIONS WITH ANSWERS UNIT I IC FABRICATION

IC/MEMS Fabrication - Outline. Fabrication

CMOS Manufacturing Process

VLSI Design and Simulation

The Physical Structure (NMOS)

Problem 1 Lab Questions ( 20 points total)

PRELIMINARY FORMATION OF DEEP TRENCH C~P~CITORS

Figure 2.3 (cont., p. 60) (e) Block diagram of Pentium 4 processor with 42 million transistors (2000). [Courtesy Intel Corporation.

CMOS FABRICATION. n WELL PROCESS

Semiconductor Manufacturing Technology. IC Fabrication Process Overview

Doping and Oxidation

EE CMOS TECHNOLOGY- Chapter 2 in the Text

Exam 1 Friday Sept 22

Lecture 200 BiCMOS Technology (12/12/01) Page 200-1

CMOS Processing Technology

Manufacturing Process

Design Consideration and Effect of Parameter Variation on sub-40nm Bulk MOSFET using TCAD Tool

CMOS Processing Technology

Complementary Metal Oxide Semiconductor (CMOS)

Dr. Lynn Fuller Webpage:

Microstructure of Electronic Materials. Amorphous materials. Single-Crystal Material. Professor N Cheung, U.C. Berkeley

nitride (% 300A) around the island sidewalls such oxide recessed below the silicon active regions, beak local oxidation process can be realized

FUNDAMENTALS OF SEMICONDUCTOR PROCESSING TECHNOLOGY

Introduction to CMOS VLSI Design. Layout, Fabrication, and Elementary Logic Design

FABRICATION of MOSFETs

Silicon Epitaxial CVD Want to create very sharp PN boundary grow one type layer on other in single crystal form High dopant layers on low dopant

Semiconductor Technology

PHYS 534 (Fall 2008) Process Integration OUTLINE. Examples of PROCESS FLOW SEQUENCES. >Surface-Micromachined Beam

Lecture 1A: Manufacturing& Layout

Fabrication and Layout

Chapter 3 Silicon Device Fabrication Technology

Process Integration. MEMS Release Techniques Sacrificial Layer Removal Substrate Undercut

Section 4: Thermal Oxidation. Jaeger Chapter 3. EE143 - Ali Javey

Chapter 2 MOS Fabrication Technology

Semiconductor Device Fabrication

We are moving to 155 Donner Lab From Thursday, Feb 2 We will be able to accommodate everyone!

CS/ECE 5710/6710. N-type Transistor. N-type from the top. Diffusion Mask. Polysilicon Mask. CMOS Processing

Chapter 5 Thermal Processes

EE 560 FABRICATION OF MOS CIRCUITS. Kenneth R. Laker, University of Pennsylvania

Process Integration. NMOS Generic NMOS Process Flow. CMOS - The MOSIS Process Flow

Chapter 4. UEEP2613 Microelectronic Fabrication. Oxidation

A Nano-thick SOI Fabrication Method

Lithography Independent Fabrication of Nano-MOS-Transistors with W = 25 nm and L = 25 nm

EE BACKEND TECHNOLOGY - Chapter 11. Introduction

A Novel Low Temperature Self-Aligned Field Induced Drain Polycrystalline Silicon Thin Film Transistor by Using Selective Side-Etching Process

EE40 Lec 22. IC Fabrication Technology. Prof. Nathan Cheung 11/19/2009

Review of CMOS Processing Technology

Lecture 2: CMOS Fabrication Mark McDermott Electrical and Computer Engineering The University of Texas at Austin

A Production-Proven Shallow Trench Isolation (STI) Solution Using Novel CMP Concepts*

1

Oxidation SMT Yau - 1

Lect. 2: Basics of Si Technology

Surface micromachining and Process flow part 1

Transcription:

Introduction Isolation Processes in the VLSI Technology Main Aspects of LOCOS simulation Athena Oxidation Models Several Examples of LOCOS structures Calibration of LOCOS effects using VWF Field Oxide Thinning Effect Pad Oxide Punch Through Effect Integrated Topography and In-Wafer Simulation of Self-Aligned LOCOS/ Trench technology (SALOT) - 2 -

Isolation Processes in the VLSI Technology Separate devices in VLSI circuits should be effectively isolated from each other One of the main aspects of miniaturization is shrinkage of isolation areas without degradation of isolation characteristics (leakage current, parasitic threshold voltage, etc.) Review of various isolation technologies can be found in: S.Wolf Silicon Processing for the VLSI Era, Vol.2, Chap.2. (Lattice Press, 1990) - 3 -

Isolation Processes in the VLSI Technology (con t) LOCOS and its numerous variations Non-LOCOS Isolation Trench and refill Selective Epitaxy Growth (SEG) Silicon-On-Insulator (SOI) Combination methods: LOCOS with trench, SOI with LOCOS, etc. - 4 -

Main aspects of LOCOS Simulation The oxide thickness and shape The bird s beak length and shape The redistribution of the channel-stop dopant Stress induced in silicon during the LOCOS process Athena successfully handles all four aspects for variety of LOCOS structures - 5 -

Athena Oxidation Models Compress (stresses are not taken into account) Can be used for all cases but may fail to accurately predict shape and dimensions of LOCOS Viscous (Stress in oxide and nitride are included) Capable of predicting actual bird s beak shapes and stress induced effects Needs serious parameter calibration efforts Much slower than compress method - 6 -

Examples of LOCOS Structures Semi-recessed and fully recessed LOCOS (Figure 1) Poly-buffered LOCOS (PBL) (Figure 2 and 3) Sealed-Interface Local Oxidation (SILO) (Figure 4) Sidewall-Masked Isolation (SWAMI) (Figure5 and 6) - 7 -

Examples of LOCOS Structures Figure 1. Semi-recessed and fully recessed LOCOS. - 8 -

Examples of LOCOS Structures Figure 2. Poly-buffered LOCOS initial and final structure. - 9 -

Examples of LOCOS Structures Figure 3. Poly-buffered LOCOS. - 10 -

Examples of LOCOS Structures Figure 4. Initial and final SILO structure. - 11 -

Examples of LOCOS Structures Figure 5. Initial and final SWAMI structure. - 12 -

Examples of LOCOS Structures Figure 6. Stresses in the SWAMI process. - 13 -

Calibration of LOCOS Effects Using VWF Several effects typical in LOCOS cannot be simulated without taking stress into account Decreasing of bird s beak length (BBL) with increasing of nitride thickness Thinning of isolation oxide with narrowing of mask window Pad-oxide punch through for narrow patterned nitride Global calibration of the model parameters using VWF is needed to predict these effects for different combination of process parameters (e.g.. temperature, nitride thickness and width, pad oxide thickness) - 14 -

Calibration of LOCOS Effects Using VWF (con t) Some calibration results were published in Simulation Standard, August, 1995 Figure 7 shows target parameters which can be used in calibration Calibration parameters include Mechanical properties of oxide and nitride: viscosity, Young modulus, etc. Empirical parameters of stress-dependent model: Vd - activation volumes for oxidant diffusivity Vc - activation volume for viscosity Vr - activation volume for oxidation rate - 15 -

Geometrical parameters of Birds Beak. Figure 7. Geometrical parameters of Birds Beak. - 16 -

Calibration of LOCOS Effects Using VWF (con t) It was found by independent experiments that temperature dependence of oxide and nitride viscosity could be presented as follows material oxide visc.0=5.1 visc.e=3.48! material nitride visc.0=5.96e5 visc.e=2.5625! Response Surface Models for normalized nitride deflection and normalized BBL were build using a structural Design of Experiment Split parameters were oxidation temperature T, nitride thickness Tnit, as well as model parameters Vd, Vc, and Vr One of the Response Surface Model (RSM) sections is shown in Figure 8-17 -

RSM for Normalized Bird s Beak Length Figure 8. RSM for normalized Bird s beak length. - 18 -

Calibration of LOCOS Effects Using VWF (con t) The following shows how BBL and nitride deflection depend on nitride thickness It is seen that the RSM simulation results obtained with default model parameters do not match experimental points VWF Production Tools allow to manual variations of the input parameters of the RSM with instant graphics of the output. Figure 10 shows that even using manual calibration much better agreement with experimental points could be achieved - 19 -

Regression Model Overlay Figure 9. Default Values of Viscouse model parameters. - 20 -

Regression Model Overlay Figure 10. Optimized Values of Viscouse model parameters. - 21 -

Field Oxide Thinning Effect Higher chip density of modern ULSI technology demands shrinkage of isolation areas The field oxide thinning effect shown in Figure 11 brings about increasing concern to technology designers It is seen that the narrower nitride window the more stress-induced retardation of the oxidation rate occurs in the center of the field area Figure 12 shows that simulation accurately predicts this effect - 22 -

Field Oxide Thinning Effect Figure 11. Field oxide thinning effect. - 23 -

Field Oxide Thinning Effect Figure 12. Field oxide thinning effect for different nitride thicknesses. Experiment for nitride thickness 0.1 micron (P.Coulman et.al., Proc. of 2nd Int. Symp. on VLSI Sci. & Tech., p.759, 1989.) - 24 -

Pad Oxide Punch-through Effect It was found experimentally that bird s beak deflection is quite sensitive to patterned nitride width It has a minimum when nitride width decreased to ~0.6 microns and then suddenly increases when nitride width decreases further (Figures 13 and 14) This effect could be explained as follows The highest stresses are built where the highest angle (or curvature) of deflection occurs These stresses retard the local oxidation process When oxidation continues the position of maximum stresses moves toward center of the nitride In case of a narrow nitride the stresses are overcome by oxidant diffusion at some moment after which stresses diminish rapidly and oxide is growing without any obstacles - 25 -

Pad Oxide Punch-Through Effect Figure 13. Pad oxide punch-through effect. - 26 -

Pad Oxide Punch-Through Effect Figure 14. Normalized nitride deflection versus patterned nitride width for different nitride thicknesses (1000 C, 90 minutes, pad oxide 0.015 micron). Experiment: P.U. Kendale et.al., IEDM Tech. Digest, p.479, 1993. - 27 -

Integrated Topography and In-Wafer Simulation of Self-Aligned LOCOS Trench (SALOT) Technology STEP 1. The initial stack of pad oxide (11nm)/ polysilicon(70 nm) /Silicon nitride (200 nm) is defined the same way as for conventional PBL process STEP 2. The width of the narrow field region is only 0.3 microns, therefore stress-dependent viscous oxidation model is used here to predict the Field Oxide Thinning Effect for this structure. The mesh used and result of the oxidation are shown in Figure 15-28 -

SALOT Technology: PBL Isolation Figure 15. PBL isolation. - 29 -

Integrated Topography and In-Wafer Simulation of SALOT Technology (con t) To accurately simulate subsequent trench formation steps structure was completely re-meshed using DevEdit (Figure 16) STEP 3. Polysilicon spacers were formed using CVD deposition with subsequent anisotropic etching. STEP 4. To achieve self-aligned trench only in the narrow region other areas were masked off (Figure 17) - 30 -

SALOT Technology: Trench Grid Formation Figure 16. Grid prepared for trench formation. - 31 -

SALOT Technology: Poly-Si Spacer and Trench Masking Figure 17. Poly-Si spacer and trench masking. - 32 -

Integrated Topography and In-Wafer Simulation of SALOT Technology (con t) STEP 5: plasma etching of exposed LOCOS (Figure 18). It was simulated using the plasma etching module of Athena The module calculates energy-angular distribution of ions emerging from plasma using a Monte Carlo calculation. The etch rate in each point is proportional to the ion flux with shadowing and mask erosion taken into account The width and shape of etch opening depend on plasma characteristics (temperature, density, etc) as well as on position and shape of the spacers - 33 -

SALOT Technology: After Anisotropic Etching of LOCOS Figure 18. After anisotropic etching of LOCOS. - 34 -

Integrated Topography and In-Wafer Simulation of SALOT Technology (con t) STEP 6 is photo mask removal and plasma etching of the 300 nm trench in silicon (Figure 19) In order to illustrate advanced capabilities of Athena a sidewall implant step has be added (Figure 20) - 35 -

SALOT Technology: Plasma Etching of Trench Figure 19. Plasma etching of trench. - 36 -

SALOT Technology: Side Wall Implantation Figure 20. Grid adaptation for angled implant into trench. - 37 -

Integrated Topography and In-Wafer Simulation of SALOT Technology (con t) STEP 7. Thermal oxidation of the trench with moderate diffusion of just implanted impurity (Figure 21) STEP 8. The trench is filled with oxide. Simple conformal deposition was used in the simulation (Figure 22) STEP 9. Planarization of the field oxide SALOT process using Chemical Mechanical Polishing (CMP). Silicon nitride is served as a masking layer This step was simulated using CMP module of Athena with polishing rate of nitride 3 times smaller than that of oxide. (Figure 23) - 38 -

SALOT Technology: Trench Oxidation Figure 21. Grid adaptation after trench oxidation. - 39 -

SALOT Technology: Trenched Filled with CVD Oxide Figure 22.Trenched filled with CVD oxide. - 40 -

SALOT Technology: Planarization Using CMP Figure 23. Planarization using CMP. - 41 -

Conclusion Athena could be successfully used for simulation of different LOCOS geometries Stress-dependent model should be used to predict some small CD effects The model should be extensively calibrated It is shown that VWF could be successfully used for such calibration - 42 -