UBSC/ULSC 60 + GHz Ultra Broadband Silicon Capacitors Surface Mounted

Similar documents
Reference Only. 2.Part Numbering (ex) NF Z 5B BW 2R9 L N 1 0 L

UVTOP280-FW-SMD. Description. Maximum Rating (T CASE = 25 C) Electro-Optical Characteristics (T CASE = 25 C, I F = 20 ma)

Reference Only. Spec. No. JENF243D-0006K-01 P 1/ 8

Opti - Cap March 2011 P42BN820MA3152

Recommended Land Pattern: [mm]

Reference Only. Spec. No. JENF243E-0002Q-01 P1 / 8

Reference Only. Spec. No. JENF243E-0003Q-01 P 1 / 8. Chip EMIFIL LC Combined Type for Large Current NFE61PT 1H9 Reference Specification

Reference Only. Spec No. JELF243A-9134D-01 P1/8

Reference Only. Spec No. JELF243B-9102E-01 P.1 / 9

High Temperature (245 C) Thick Film Chip Resistor

The 3D Silicon Leader

RF Transformer (Stabilized Matching Device) SMST18 series

3SP_CO_1000 Package

SURFACE MOUNT ASSEMBLY OF MINI-CIRCUITS COMPONENTS

Reference Only. Chip Ferrite Bead BLM31 SZ1 Murata Standard Reference Specification [AEC-Q200]

Topview 5630 Red SMD LED

SML-S13RT. Datasheet. Outline. Features. Surface mount Lens LEDs. Narrow directivity and high brightness. Availability of reverse mounting

Applications R41 3 I M1 M

Applications R46 K I P0 M

Cree XLamp ML-B LEDs. Table of Contents. CLD-DS39 Rev 7I. Product family data sheet

Parameter Symbol Value Unit. Operating Temperature Top -40 To +100 C. Storage Temperature Tstg -40 To +120 C. Parameter Symbol Value Unit

20 W Power Resistor, Thick Film Technology, TO-220

Reference Only. Chip Ferrite Bead BLM31 SH1L Murata Standard Reference Specification [AEC-Q200]

Applications R49 A N B1 M

INTERFLUX ELECTRONICS NV

Recommended Land Pattern: [mm]

5W White SPHWHTA3N500

TO-2013BC-MYE. Surface Mount Device LED. Features. Dimensions MOLDING BODY(LENS) 0.40 PCB 0.40 CATHODE MARK SOLDERING TERMINAL

Precision Thick Film Chip Resistors ERJ G: 0201 ERJ R: 0402, 0603, 0805 ERJ E : 0603, 0805, 1206, 1210, 1812, 2010, 2512

No.JEMCP B a)equivalent Circuit 5.Rated value MURATA PART NO. NFM2CC0UH3D NFM2CC02RH3D (3) Nominal Capacitance Capacitance Tolerance

General Purpose Chip Resistors MCMR Series

Reference Only. Reference Spec.No.JENF243A-9103H-01 P1/8. Chip Ferrite Bead BLM15 SH1D Reference Specification [AEC-Q200]

High Stability Resistor Chips (< 0.25 % at Pn at 70 C during 1000 h) Thick Film Technology

SMD Technical Data Sheet High Power Green LED LH5070GCZ1.LW01

Guide for Tantalum Solid Electrolyte Chip Capacitors with Polymer Cathode

WE-LQS SMD Power Inductor

Guide for Conformal Coated Tantalum Capacitors

Guide for Molded Tantalum Capacitors

contaminated, or if the location of the assembly house is well above sea level.

WF6317. A superactive low-volatile/high heat-resistant water-soluble flux for ball soldering

WE-HCI SMD Flat Wire High Current Inductor

Ceramos Gen 5 Details on Handling and Processing Application Note

Reference Only. Spec.No.JENF243A-0034J-01 P1/8

Features. = +25 C, 50 Ohm System

Reference Only. Marked three digits system.(ex. 270pF 271) 8 Lead Type

The MiCS-4514 is a compact MOS sensor with two fully independent sensing elements on one package.

General Purpose Metallized Polyester Film Capacitors R82 Series, Radial, 5 mm Lead Spacing, VDC (Automotive Grade) Applications

3D-WLCSP Package Technology: Processing and Reliability Characterization

Recommended Land Pattern: [mm]

PSE Technology Corporation

PSE Technology Corporation

PSE Technology Corporation

FrelTec GmbH. Multi-Layer Power Inductor SMD

Following this guideline enables proper treatment of the relays during the critical phase in the relay life.

Features Small size Low insertion loss High selectivity Hermetic seal. 1000MHz MHz. 1500MHz MHz. 1795MHz MHz.

Lead Free No Clean Solder Paste 4900P Technical Data Sheet 4900P

Becoming Lead Free. Automotive Electronics. Antonio Aires Soldering Technical Specialist Visteon Corporation - Palmela Plant

Recommended Land Pattern: [mm]

Basic PCB Level Assembly Process Methodology for 3D Package-on-Package

IXOLAR TM High Efficiency SolarBIT.

Silver and Sulfur: Case Studies, Physics, and Possible Solutions. C. Hillman, S. Binfield, J. Seppi, and J. Arnold DfR Solutions April 15, 2009

Preconditioning of Nonhermetic Surface Mount Devices Prior to Reliability Testing ELECTRONIC INDUSTRIES ALLIANCE

WE-CFWI Coupled Flatwire Inductor

Additional Information, DS4, May Recommendations for Printed Circuit Board Assembly of Infineon xf (2) BGA and xf (2) SGA Packages

Surface Mount Sense Resistors

Wafer Level Chip Scale Package (WLCSP)

B Recommended land pattern: [mm] SSt SSt SSt. HOe. SSt SSt SSt. HOe DATE CHECKED

Klaran GENERAL DISINFECTION

Dimensions: [mm] Recommended Land Pattern: [mm] 3,5 pl 3,5 1,0 0,6. Pattern Properties: Article Properties:

Discrete Capacitor & Resistor Issues. Anthony Primavera Boston Scientific CRM 11/13/06

Recommended Land Pattern: [mm]

PRELIMINARY. FRSH Series (0603, 0805, 1206, 1506, 2010, 2512) (Z1-Foil) Vishay Foil Resistors

RoHS Compliance Document

LH351Z Ceramic

Quality and Reliability Report

Focus on Power: Advancements in Ceramic Capacitors. Topics. APEC 2011 Special Presentation MLCC Advancements in Ceramic Capacitors March 2011

Rated (VDC) 3 = 25 5 = 50 1 = = 200 A = 250 C0G

Reference Only. Common Mode Impedance Rated (at 100MHz,Under Standard Voltage Testing Condition) V(DC) (Ω ) 67 ± 25 %

New Designs. Not Recommended for 2SCR293P V CEO 30V I C. Datasheet. Middle Power Transistors (30V / 1A) lfeatures. linner circuit

Commercial Thin Film Chip Resistor, Surface Mount Chip

WE-TI Radial Leaded Wire Wound Inductor

Sidelooker Infrared LED IR928-6C-F

Description. Applications

Lead-free soldering materials, some considerations. Presented at FHI conference, Gorinchem November 2005

WE-CBF SMD EMI Suppression Ferrite Bead

RESD1CANFH Transient Voltage Suppressor (AEC-Q101 qualified) Data sheet

Quality and Reliability Report

AVX European Space Agency and CECC Surface Mount Ceramic Capacitor Products

Recommended Hole Pattern: [mm]

3M Pin Strip Header 2 mm and 2 mm x 2 mm Straight, Surface Mount 951 Series

SML-P11 Series PICOLED TM -eco

WE-LLCR Resonant Converter

High Pulse, Fusible, Non-Inductive, Flameproof, Metal Film Resistor

SMD type common-mode choke coil PLT5BPH SN Murata Standard Reference Specification[AEC-Q200]

FRSM Series (Z1 Foil Technology)

RoHS Compliant (6/6) according to Directive 2002/95/EC when ordered with 100% Sn solder.

Solid Tantalum Chip Capacitors, TANTAMOUNT, Ultra-Low ESR, Conformal Coated, Maximum CV

Transcription:

Rev 2.5 UBSC/ULSC 60 + GHz Ultra Broadband Silicon Capacitors Surface Mounted Key Features Ultra broadband performance up to 60 + GHz Resonance free Phase stability Ultra high stability of capacitance value over: - Temperature < ± 0.5 % (-55 C to +150 C) - Voltage < 0.1 %/V - Aging < 0.001 %/1000 hours Low ESL High reliability (FIT < 0.017 parts/billion hours) Compatible with lead free reflow-soldering* * Please refer to our Assembly Application Note for more details Key Applications Optoelectronics/high-speed data Trans-Impedance Amplifiers (TIA) Receive-and-Transmit Optical Sub-Assembly (ROSA/TOSA) Synchronous Optical Networking (SONET) High speed digital logic Broadband test equipment Broadband microwave/millimeter wave Replacement of X7R and NP0 Low profile applications (400 or 100 µm) UBSC/ULSC Capacitors target optical communication systems (ROSA/TOSA, SONET and all optoelectronics) as well as high speed data systems or products. The UBSC/ULSC are designed for DC blocking, feedback, coupling and bypass grounding applications. The unique technology of integrated passive devices in silicon developed by IPDiA, offers low insertion loss, low reflection and high phase stability from 16 khz up to 60 GHz for the UBSC and up to 20 GHz for the ULSC. These deep trench silicon capacitors have been developed with a semiconductor MOS process. The UBSC / ULSC capacitors provide very high reliability and capacitance stability over temperature (±0.5 %) and voltage. They have an extended operating temperature range from -55 to 150 C. Reliable and repeatable performances are obtained thanks to a fully controlled production line with high temperature curing (above 900 C) generating a highly pure oxide. The UBSC / ULSC series are compliant with standard JEDEC assembly rules, making the product fully compatible with high speed automated pick-and-place manufacturing operations. Case sizes of 0201 and 0603 are also available. These capacitors are RoHS-compliant and are available with ENIG terminations.

IPDiA Capacitors UBSC/ULSC Series Electrical Specifications Part number Product description Case Size Thickness Surface Mount Ultra Broad Band Silicon Capacitor UBSC.xxx from -55 to 150 C, 60 + GHz with ENIG termination 935 151 423 510 Ultra Broadband Si Cap 10nF 60+GHz 400µm, BV>11V 0201 400µm 935 151 723 510 Ultra Broadband Si Cap 10nF 60+GHz 400µm, BV>30V 0201 400µm 935 152 423 510 Ultra Broadband Si Cap 10nF 60+GHz 100µm, BV>11V 0201 100µm 935 152 723 510 Ultra Broadband Si Cap 10nF 60+GHz 100µm, BV>30V 0201 100µm 935 151 424 610 Ultra Broadband Si Cap 100nF 60+GHz 400µm, BV>11V 0402 400µm 935 152 424 610 Ultra Broadband Si Cap 100nF 60+GHz 100µm, BV>11V 0402 100µm 935 151 425 610 Ultra Broadband Si Cap 100nF 60+GHz 400µm, BV>11V 0603 400µm 935 152 425 610 Ultra Broadband Si Cap 100nF 60+GHz 100µm, BV>11V 0603 100µm ULSC.xxx Surface Mount Ultra Broad Band Silicon Capacitor from -55 to 150 C, 20 GHz with ENIG termination 935 155 424 610 Ultra Broadband Si Cap 100nF 20 GHz 400µm, BV>11V 0402 400µm 935 156 424 610 Ultra Broadband Si Cap 100nF 20 GHz 100µm, BV>11V 0402 100µm Parameters Value Capacitance range 10nF to 100 nf (**) Capacitance tolerance ± 15 % (**) Operating temperature range -55 C to 150 C Storage temperature - 70 C to 165 C Temperature coefficient <±0.5 %, from -55 C to +150 C Breakdown voltage (BV) 11, 30 V (**) Capacitance variation 0.1 %/V (from 0 V to RVDC) versus RVDC Equivalent Serial Inductance Max 100 ph (ESL) (***) Equivalent Serial Resistance Max 400 m (ESR) (***) Insulation resistance 100 G min @ RVDC & +25 C Aging Negligible, < 0.001 % / 1000h Reliability FIT<0.017 parts / billion hours Capacitor height Max 400 µm or 100 µm (**) Other values on request. (***) e.g. 100nF/0402/BV 11V 25 C Fig.1: Capacitance variation vs temperature (for UBSC and MLCC technologies) Fig.2: Capacitance variation vs DC biasing voltage (for UBSC and MLCC technologies) Fig.3: 100 nf/0402 UBSC measurement results (S-parameters in transmission mode) UBSC/ULSC Capacitance Range Available parts see table above For other values, contact your IPDiA sales representative Termination and Outline Termination Lead-free nickel/solder coating compatible with automatic soldering technologies: reflow and manual. Packaging Package Outline For landing pad dimensions on your PCB layout, please refer to IPDiA assembly application note. ( mm ) Pad dimensions Case size (typ. ±0.01mm) a b c L W T 0201 0.15 0.40 0.30 0.80 0.60 0.40 (standard 0402 0.30 0.50 0.40 1.20 0.70 profile) or 0.10 0603 0.40 0.90 0.80 1.80 1.10 (low profile) T L b c a W Tape and reel, waffle pack, film frame carrier or raw wafer delivery. Reproduction in whole or in part is prohibited without the prior written consent of the copyright owner. The information presented in this document does not form part of any quotation or contract, is believed to be accurate and reliable and may be changed without notice. No liability will be accepted by the publisher for any consequence of its use. Publication thereof does not convey nor imply any license For more information, please visit: http://www.ipdia.com To contact us, email to: sales@ipdia.com Date of release: May 13th 2015 Document identifier: CL Rev 2.0

UBSC/ULSC IPDiA Capacitors - 100µm - NiAu finishing Table of Contents Table of Contents...1 Introduction...2 Handling precautions and storage...2 Pad opening...3 Process Flow...3 Solder print material and stencil printing recommendations...5 Pick and Place...7 Reflow soldering...7 Revision...8 Rev1.0 1 of 8

UBSC/ULSC IPDiA Capacitors - 100µm - NiAu finishing Introduction This document describes the attachment techniques recommended by IPDiA for their UBSC/ULSCC (100µm thickness) silicon capacitors on the customer substrates. This document is non-exhaustive. Customers with specific attachment requirements or attachment scenarios that are not covered by this document should contact IPDiA. The solder printing is described in this document but other processes like solder jetting, capacitors pre-bumped, can also be used with the same recommendations. IPDiA Silicon capacitor The silicon capacitor (1206) mounted on PCB board Handling precautions and storage Silicon die must always be handled in a clean room environment (usually class 1000 (ISO 6)) but the assembled devices don t need to be handled in such an environment as the product is already well packed. The remaining quantities have to be repacked immediately after any process step, in the same conditions as before the opening (ESD bag + N2) Store the capacitors in the manufacturer's package in the following conditions without a rapid thermal change in an indoor room: Temperature: -10 to 40 degree C Humidity: 30 to 70%RH Avoid storing the capacitors in the following conditions: (a) Ambient air containing corrosive gas. (Chlorine, Hydrogen sulfide, Ammonia, Sulfuric acid, Nitric oxide, etc.) (b) Ambient air containing volatile or combustible gas (c) In environments with a high concentration of airborne particles (d) In liquid (water, oil, chemical solution, organic solvents, etc.) (e) In direct sunlight (f) In freezing environments To avoid contamination and damage like scratches and cracks, our recommendations are: Die must never be handled with bare hands Avoid touching the active face Do not store and transport die outside protective bags, tubes, boxes, sawn tape Work only in ESD environments Plastic tweezers or a soft vacuum tool are recommended to remove the silicon die from the packing. Rev1.0 2 of 8

UBSC/ULSC IPDiA Capacitors - 100µm - NiAu finishing Standard packing is tape & reel for die size larger than 0201 but silicon capacitors can be provided within waffle pack, gelpak or sawing frame. Please contact the IPDIA sales contact for drawing and references (sales@ipdia.com). Pad opening The top surface of the IPDiA silicon capacitors are protected with a mineral passivation. The finishing of the contact pads are in nickel gold (generally 5µm nickel and 0.2µm gold) conforming with the soldering process. IPDiA recommends having an opening on the board which matches the pad of the capacitor (size, position and spacing) see figure 1. On the substrate, the metal layer can be larger than the varnish coating opening size but in this case, the varnish coating opening has to be mirror with the pad size of the capacitor. These recommendations will improve the die placement, tilting and will avoid the contact between the solder paste and the bare silicon die (see figure 2). Solder paste after reflow: Varnish coating Figure 1: Solder paste after reflow - Targeted Figure 2: Solder paste after reflow - Rejected Rev1.0 3 of 8

UBSC/ULSC IPDiA Capacitors - 100µm - NiAu finishing Design of the board: Figure 3: Opening of the metal layer on the customer substrate should match the pad of the silicon die On the customer substrate, IPDiA recommends SMD (Solder Mask Design) to control the solder flowing on the tracks: Landing pad for the PCB and die pad dimensions for the IPDiA silicon die: A C A B Silicon Capacitor Capacitor size Type (µm²) 0201 800 x 600 Capacitor thickness A B C (µm) (µm) (µm) 150 400 300 0402 1200 x 700 300 500 400 0603 1800 x 1100 100µm 400 900 800 0805 2200 x 1400 500 1200 1000 1206 3400 x 1800 600 1600 2000 1812 4700 x 3600 900 3400 2700 Rev1.0 4 of 8

UBSC/ULSC IPDiA Capacitors - 100µm - NiAu finishing Process Flow 1- Solder printing of the substrate Stencil Step A: Substrate Step B: Step C: Solder paste Step D: 2- Picking of the silicon die and placement Rubber tip Solder paste 3- Reflowing Silicon capacitor 4- Cleaning Silicon capacitor Solder print material and stencil printing recommendations Solder pastes SnPb63/37 or SAC305 are usually used and recommended but other materials compatible with the die pad finishing are also possible. In function of the die pad size, powder size could be adjusted. ALLOY COMPOSITION SOLIDUS LIQUIDUS COMMENTS Sn63 63Sn, 37Pb 183 c 183 c Eutectic SAC305 96,5Sn, 3Ag, 0.5Cu 217 c 217 c Eutectic Water soluble and no clean flux can be used. In case of water soluble flux, remove the flux immediately after reflow to avoid the potential issue of leakage current between pads. Rev1.0 5 of 8

UBSC/ULSC IPDiA Capacitors - 100µm - NiAu finishing Stencil design rules in function of the quality : INOX LASER: [(L*W)/(2*(L+W)*T)] > 0.66 & W > 1.5*T W T L NICKEL LASER: [(L*W)/(2*(L+W)*T)] > 0.53 & W > 1.2*T ELECTROFORMED: [(L*W)/(2*(L+W)*T)] > 0.44 & W > 1.0*T And in all cases : W > 5 * powder size A solder joint thickness of 40µm +/-10 is targeted to limit the risk of contact between the solder paste and the side of the capacitor. Such a contact would have a negative effect and would probably create a high leakage or a short circuit. Limited solder joint thickness will also avoid an excessive tilting of the capacitor. For example, design of stencils done by IPDiA (SAC305 type 6 with 50% of flux): Silicon Capacitor Type Stencil opening size Stencil thickness Stencil quality µm² µm 0201 150 x 320 100 ELECTROFORMED 0402 260 x 369 125 NICKEL LASER 0603 300 x 768 125 NICKEL LASER 0805 400 x 960 125 NICKEL LASER 1206 500 x 1229 125 NICKEL LASER 1812 700 x 2798 125 NICKEL LASER Procedure for the solder joint measurement (After reflow): STEP 1: STEP 2: Micrometer Gaging Head Silicon Capacitor Thickness : X µm 0 X µm Silicon Capacitor 0 Y Substrate - Y µm (Measured value) X µm (Capacitor thickness) 40µm (Solder joint thickness) Rev1.0 6 of 8

UBSC/ULSC IPDiA Capacitors - 100µm - NiAu finishing Pick and Place The most common approach is with automatic equipment using vision assist to correct placement after picking but manual placement can also be done. Using a rubber tip is particularly preferred for the die manipulation. A minimum pressure of 50 grams and a maximum of 150 grams is recommended for the die placement on the solder paste. Reflow soldering IPDiA recommends convection reflow but vapor phase reflow and infrared reflow could be also used. The reflow has to be done conforming with the standard JEDEC. Figure 4: Generic reflow profile according to JEDEC J-STD-020-C PROFILE FEATURE SnPb 63/37 SAC305 (Lead-Free Assembly) Preheat/soak Temperature min (Ts min) 100 C 150 C Temperature max (Ts max) 150 C 200 C Time (ts) from (Ts min to Ts max) 60 to 120s 60 to 120s Ramp-up Ramp-up rate (tl to tp) 3 C/s maximum 3 C/s maximum Liquidus temperature(tl) 183 C 217 C Time (tl) maintained above TL 60s to 150s 60s to 150s Peak temperature (Tp) 220 C 260 C Time 25 C to peak temperature 6 minutes maximum 8 minutes maximum Ramp-down Ramp-down rate (Tp to TL) 6 C/s maximum 6 C/s maximum Flux removes tarnish films, maintains surface cleanliness and facilitates solder spread during attachment operations. The flux must be compatible with the soldering temperature and soldering times. In case of water soluble flux, please refer to the solder paste supplier for the cleaning and flux removal. Flux residues could be responsible for current leakage or short circuits. For optimum results, clean the circuits immediately after reflow. Rev1.0 7 of 8

Revision Version Author Date Description 1.0 Mickael POMMIER 28/04/2015 Creation of the document Reproduction in whole or in part is prohibited without the prior written consent of the copyright owner. The information presented in this document does not form part of any quotation or contract, is believed to be accurate and reliable and may be changed without notice. No liability will be accepted by the publisher for any consequence of its use. Publication thereof does not convey nor imply any license under patent- or other industrial or intellectual property rights. For more information, please visit: http://www.ipdia.com To contact us, e-mail: sales@ipdia.com Release date: April 17th 2014 Document identifier: AN

UBSC/ULSC IPDiA Capacitors - 400µm - NiAu finishing Table of Contents Table of Contents...1 Introduction...2 Handling precautions and storage...2 Pad opening...3 Process Flow...3 Solder print material and stencil printing recommendations...5 Pick and Place...7 Reflow soldering...7 Revision...8 Rev1.0 1 of 8

UBSC/ULSC IPDiA Capacitors - 400µm - NiAu finishing Introduction This document describes the attachment techniques recommended by IPDiA for their UBSC/ULSCC (400µm thickness) silicon capacitors on the customer substrates. This document is non-exhaustive. Customers with specific attachment requirements or attachment scenarios that are not covered by this document should contact IPDiA. The solder printing is described in this document but other processes like solder jetting, capacitors pre-bumped, can also be used with the same recommendations. IPDiA Silicon capacitor The silicon capacitor (1206) mounted on PCB board Handling precautions and storage Silicon die must always be handled in a clean room environment (usually class 1000 (ISO 6)) but the assembled devices don t need to be handled in such an environment as the product is already well packed. The remaining quantities have to be repacked immediately after any process step, in the same conditions as before the opening (ESD bag + N2) Store the capacitors in the manufacturer's package in the following conditions without a rapid thermal change in an indoor room: Temperature: -10 to 40 degree C Humidity: 30 to 70%RH Avoid storing the capacitors in the following conditions: (a) Ambient air containing corrosive gas. (Chlorine, Hydrogen sulfide, Ammonia, Sulfuric acid, Nitric oxide, etc.) (b) Ambient air containing volatile or combustible gas (c) In environments with a high concentration of airborne particles (d) In liquid (water, oil, chemical solution, organic solvents, etc.) (e) In direct sunlight (f) In freezing environments To avoid contamination and damage like scratches and cracks, our recommendations are: Die must never be handled with bare hands Avoid touching the active face Do not store and transport die outside protective bags, tubes, boxes, sawn tape Work only in ESD environments Plastic tweezers or a soft vacuum tool are recommended to remove the silicon die from the packing. Rev1.0 2 of 8

UBSC/ULSC IPDiA Capacitors - 400µm - NiAu finishing Standard packing is tape & reel for die size larger than 0201 but silicon capacitors can be provided within waffle pack, gelpak or sawing frame. Please contact the IPDIA sales contact for drawing and references (sales@ipdia.com). Pad opening The top surface of the IPDiA silicon capacitors are protected with a mineral passivation. The finishing of the contact pads are in nickel gold (generally 5µm nickel and 0.2µm gold) conforming with the soldering process. IPDiA recommends having an opening on the board which matches the pad of the capacitor (size, position and spacing) see figure 1. On the substrate, the metal layer can be larger than the varnish coating opening size but in this case, the varnish coating opening has to be mirror with the pad size of the capacitor. These recommendations will improve the die placement, tilting and will avoid the contact between the solder paste and the bare silicon die (see figure 2). Solder paste after reflow: Varnish coating Figure 1: Solder paste after reflow - Targeted Figure 2: Solder paste after reflow - Rejected Rev1.0 3 of 8

UBSC/ULSC IPDiA Capacitors - 400µm - NiAu finishing Design of the board: Figure 3: Opening of the metal layer on the customer substrate should match the pad of the silicon die On the customer substrate, IPDiA recommends SMD (Solder Mask Design) to control the solder flowing on the tracks: Landing pad for the PCB and die pad dimensions for the IPDiA silicon die: A C A B Silicon Capacitor Capacitor size Type (µm²) 0201 800 x 600 Capacitor thickness A B C (µm) (µm) (µm) 150 400 300 0402 1200 x 700 300 500 400 0603 1800 x 1100 400µm 400 900 800 0805 2200 x 1400 500 1200 1000 1206 3400 x 1800 600 1600 2000 1812 4700 x 3600 900 3400 2700 Rev1.0 4 of 8

UBSC/ULSC IPDiA Capacitors - 400µm - NiAu finishing Process Flow 1- Solder printing of the substrate Stencil Step A: Substrate Step B: Step C: Solder paste Step D: 2- Picking of the silicon die and placement Rubber tip Solder paste 3- Reflowing Silicon capacitor 4- Cleaning Silicon capacitor Solder print material and stencil printing recommendations Solder pastes SnPb63/37 or SAC305 are usually used and recommended but other materials compatible with the die pad finishing are also possible. In function of the die pad size, powder size could be adjusted. ALLOY COMPOSITION SOLIDUS LIQUIDUS COMMENTS Sn63 63Sn, 37Pb 183 c 183 c Eutectic SAC305 96,5Sn, 3Ag, 0.5Cu 217 c 217 c Eutectic Water soluble and no clean flux can be used. In case of water soluble flux, remove the flux immediately after reflow to avoid the potential issue of leakage current between pads. Rev1.0 5 of 8

UBSC/ULSC IPDiA Capacitors - 400µm - NiAu finishing Stencil design rules in function of the quality : INOX LASER: [(L*W)/(2*(L+W)*T)] > 0.66 & W > 1.5*T W T L NICKEL LASER: [(L*W)/(2*(L+W)*T)] > 0.53 & W > 1.2*T ELECTROFORMED: [(L*W)/(2*(L+W)*T)] > 0.44 & W > 1.0*T And in all cases : W > 5 * powder size A solder joint thickness of 40µm +/-10 is targeted to limit the risk of contact between the solder paste and the side of the capacitor. Such a contact would have a negative effect and would probably create a high leakage or a short circuit. Limited solder joint thickness will also avoid an excessive tilting of the capacitor. For example, design of stencils done by IPDiA (SAC305 type 6 with 50% of flux): Silicon Capacitor Type Stencil opening size Stencil thickness Stencil quality µm² µm 0201 150 x 320 100 ELECTROFORMED 0402 260 x 369 125 NICKEL LASER 0603 300 x 768 125 NICKEL LASER 0805 400 x 960 125 NICKEL LASER 1206 500 x 1229 125 NICKEL LASER 1812 700 x 2798 125 NICKEL LASER Procedure for the solder joint measurement (After reflow): STEP 1: STEP 2: Micrometer Gaging Head Silicon Capacitor Thickness : X µm 0 X µm Silicon Capacitor 0 Y Substrate - Y µm (Measured value) X µm (Capacitor thickness) 40µm (Solder joint thickness) Rev1.0 6 of 8

UBSC/ULSC IPDiA Capacitors - 400µm - NiAu finishing Pick and Place The most common approach is with automatic equipment using vision assist to correct placement after picking but manual placement can also be done. Using a rubber tip is particularly preferred for the die manipulation. A minimum pressure of 50 grams and a maximum of 150 grams is recommended for the die placement on the solder paste. Reflow soldering IPDiA recommends convection reflow but vapor phase reflow and infrared reflow could be also used. The reflow has to be done conforming with the standard JEDEC. Figure 4: Generic reflow profile according to JEDEC J-STD-020-C PROFILE FEATURE SnPb 63/37 SAC305 (Lead-Free Assembly) Preheat/soak Temperature min (Ts min) 100 C 150 C Temperature max (Ts max) 150 C 200 C Time (ts) from (Ts min to Ts max) 60 to 120s 60 to 120s Ramp-up Ramp-up rate (tl to tp) 3 C/s maximum 3 C/s maximum Liquidus temperature(tl) 183 C 217 C Time (tl) maintained above TL 60s to 150s 60s to 150s Peak temperature (Tp) 220 C 260 C Time 25 C to peak temperature 6 minutes maximum 8 minutes maximum Ramp-down Ramp-down rate (Tp to TL) 6 C/s maximum 6 C/s maximum Flux removes tarnish films, maintains surface cleanliness and facilitates solder spread during attachment operations. The flux must be compatible with the soldering temperature and soldering times. In case of water soluble flux, please refer to the solder paste supplier for the cleaning and flux removal. Flux residues could be responsible for current leakage or short circuits. For optimum results, clean the circuits immediately after reflow. Rev1.0 7 of 8

Revision Version Author Date Description 1.0 Mickael POMMIER 28/04/2015 Creation of the document Reproduction in whole or in part is prohibited without the prior written consent of the copyright owner. The information presented in this document does not form part of any quotation or contract, is believed to be accurate and reliable and may be changed without notice. No liability will be accepted by the publisher for any consequence of its use. Publication thereof does not convey nor imply any license under patent- or other industrial or intellectual property rights. For more information, please visit: http://www.ipdia.com To contact us, e-mail: sales@ipdia.com Release date: April 17th 2014 Document identifier: AN

Mouser Electronics Authorized Distributor Click to View Pricing, Inventory, Delivery & Lifecycle Information: Murata: 935151425610-T1N 935152424610-T3N 935152425610-T3N 935152425610-T1N 935151423510-T1N 935152424610-T1N 935152423510-T3N 935151424610-T3N 935151425610-T3N 935151424610-T1N 935152423510-T1N 935151423510-T3N 935151723510-T1N 935152723510-T3N 935151723510-T3N