Interconnects OUTLINE

Similar documents
Metallization. Typical current density ~10 5 A/cm 2 Wires introduce parasitic resistance and capacitance

Metallization. Typical current density ~105 A/cm2 Wires introduce parasitic resistance and capacitance

EE BACKEND TECHNOLOGY - Chapter 11. Introduction

CMOS Technology. Flow varies with process types & company. Start with substrate selection. N-Well CMOS Twin-Well CMOS STI

Lecture 10. Metallization / Back-end technology (BEOL)

EE 330 Lecture 9. IC Fabrication Technology Part II. -Oxidation -Epitaxy -Polysilicon -Planarization -Resistance and Capacitance in Interconnects

EE143 Fall 2016 Microfabrication Technologies. Lecture 9: Metallization Reading: Jaeger Chapter 7

ECE321 Electronics I

ECSE 6300 IC Fabrication Laboratory Lecture 8 Metallization. Die Image

IC Fabrication Technology Part III Devices in Semiconductor Processes

Interconnects. Outline. Interconnect scaling issues Aluminum technology Copper technology. Properties of Interconnect Materials

Lecture 030 Integrated Circuit Technology - I (5/8/03) Page 030-1

Complementary Metal Oxide Semiconductor (CMOS)

Czochralski Crystal Growth

Make sure the exam paper has 9 pages total (including cover page)

Alternatives to Aluminium Metallization

Exam 1 Friday Sept 22

EE 330 Lecture 12. Devices in Semiconductor Processes

Chapter 5 Thermal Processes

Chapter 4 : ULSI Process Integration (0.18 m CMOS Process)

Nonplanar Metallization. Planar Metallization. Professor N Cheung, U.C. Berkeley

Process Integration. MEMS Release Techniques Sacrificial Layer Removal Substrate Undercut

9/4/2008 GMU, ECE 680 Physical VLSI Design

EE 143 CMOS Process Flow

Chapter 3 Silicon Device Fabrication Technology

Silicon Epitaxial CVD Want to create very sharp PN boundary grow one type layer on other in single crystal form High dopant layers on low dopant

Process Integration. NMOS Generic NMOS Process Flow. CMOS - The MOSIS Process Flow

Semiconductor Technology

Lecture 22: Integrated circuit fabrication

Outline. Interconnect scaling issues Polycides, silicides and metal gates Aluminum technology Copper technology

Problem 1 Lab Questions ( 20 points total)

UT Austin, ECE Department VLSI Design 2. CMOS Fabrication, Layout Rules

n region. But, it is a bit difficult

Silicon Epitaxial CVD Want to create very sharp PN boundary grow one type layer on other in single crystal form High dopant layers on low dopant

Introduction to CMOS VLSI Design. Layout, Fabrication, and Elementary Logic Design

Copper Interconnect Technology

Manufacturing Process

Semiconductor Manufacturing Technology. IC Fabrication Process Overview

Microstructure of Electronic Materials. Amorphous materials. Single-Crystal Material. Professor N Cheung, U.C. Berkeley

EE CMOS TECHNOLOGY- Chapter 2 in the Text

EE40 Lec 22. IC Fabrication Technology. Prof. Nathan Cheung 11/19/2009

Rockwell R RF to IF Down Converter

Microelettronica. Planar Technology for Silicon Integrated Circuits Fabrication. 26/02/2017 A. Neviani - Microelettronica

ECE520 VLSI Design. Lecture 7: CMOS Manufacturing Process. Payman Zarkesh-Ha

We are moving to 155 Donner Lab From Thursday, Feb 2 We will be able to accommodate everyone!

1.1 Background Cu Dual Damascene Process and Cu-CMP

2. Fabrication techniques. KNU Seminar Course 2015 Robert Mroczyński

EECS130 Integrated Circuit Devices

CMOS Fabrication. Dr. Bassam Jamil. Adopted from slides of the textbook

UNIT 4. By: Ajay Kumar Gautam Asst. Prof. Dev Bhoomi Institute of Technology & Engineering, Dehradun

Chapter 2 Manufacturing Process

PROCESS FLOW AN INSIGHT INTO CMOS FABRICATION PROCESS

Lecture #18 Fabrication OUTLINE

Figure 2.3 (cont., p. 60) (e) Block diagram of Pentium 4 processor with 42 million transistors (2000). [Courtesy Intel Corporation.

Lecture 0: Introduction

Chapter 4 Fabrication Process of Silicon Carrier and. Gold-Gold Thermocompression Bonding

Lecture 1A: Manufacturing& Layout

EE 330 Lecture 9. IC Fabrication Technology Part 2

Lecture 2: CMOS Fabrication Mark McDermott Electrical and Computer Engineering The University of Texas at Austin

Chemical Vapor Deposition

CSCI 4974 / 6974 Hardware Reverse Engineering. Lecture 5: Fabrication processes

VLSI Design and Simulation

Manufacturing Process

Integrated Circuit Engineering Corporation. DRAMs

Isolation Technology. Dr. Lynn Fuller

Atomic Layer Deposition(ALD)

PROCESS INTEGRATION ISSUES OF LOW-PERMITTIVITY DIELECTRICS WITH COPPER FOR HIGH-PERFORMANCE INTERCONNECTS

ECE 659. Jan M. Rabaey Anantha Chandrakasan Borivoje Nikolic. July 30, Digital EE141 Integrated Circuits 2nd Manufacturing.

Microelectronics. Integrated circuits. Introduction to the IC technology M.Rencz 11 September, Expected decrease in line width

CMOS Processing Technology

Overview of Dual Damascene Cu/Low-k Interconnect

Mostafa Soliman, Ph.D. May 5 th 2014

EE 434 Lecture 9. IC Fabrication Technology

CMOS Processing Technology

Semiconductor Manufacturing Technology. Semiconductor Manufacturing Technology

EE 330 Lecture 9. IC Fabrication Technology Part II. -Oxidation -Epitaxy -Polysilicon -Planarization -Resistance and Capacitance in Interconnects

VLSI. Lecture 1. Jaeyong Chung System-on-Chips (SoC) Laboratory Incheon National University. Based on slides of David Money Harris

VLSI INTRODUCTION P.VIDYA SAGAR ( ASSOCIATE PROFESSOR) Department of Electronics and Communication Engineering, VBIT

Microelectronics Devices

Fabrication and Layout

FABRICATION of MOSFETs

New Materials as an enabler for Advanced Chip Manufacturing

Manufacturing Process

Thin Films: Sputtering Systems (Jaeger Ch 6 & Ruska Ch 7,) Can deposit any material on any substrate (in principal) Start with pumping down to high

MOS Front-End. Field effect transistor

Chapter 3 CMOS processing technology

CMOS VLSI Design. Introduction. All materials are from the textbook Weste and Harris, 3 rd Edition CMOS VLSI DESIGN. Introduction

CMOS Manufacturing Process

IC/MEMS Fabrication - Outline. Fabrication

Department of Electrical Engineering. Jungli, Taiwan

Oki M A-60J 16Mbit DRAM (EDO)

Chapter 7 Polysilicon and Dielectric Film Deposition

Analog Devices ADSP KS-160 SHARC Digital Signal Processor

FABRICATION OF CMOS INTEGRATED CIRCUITS. Dr. Mohammed M. Farag

EE 5344 Introduction to MEMS. CHAPTER 3 Conventional Si Processing

Micron Semiconductor MT4LC16M4H9 64Mbit DRAM

Transcription:

Interconnects 1 Interconnects OUTLINE 1. Overview of Metallization 2. Introduction to Deposition Methods 3. Interconnect Technology 4. Contact Technology 5. Refractory Metals and their Silicides Reading: Plummer, Chapter 11 Backend Technology References: Campbell, Sections 11.9, 13.8, 15.6-15.10 6.152J / 3.155J Fall Term 2005 Lecture 15 -- Interconnects 1 Interconnects Metal lines (within one or several layers) routed for sending signals between devices, distributing clocks, power and ground Metal via plugs for connecting two metal layers on different planes Inter Metal Dielectric (IMD) separating the metal lines Pads for input/output of signals Ohmic contact to silicon NMOS PMOS Short interconnect delays are desired i. e. minimum resistance and minimum capacitance 6.152J / 3.155J Fall Term 2005 Lecture 15 -- Interconnects 2

Interconnects 2 Interconnect Metallization Six layers of Cu metallization Lower layers are finer and are used for local interconnection between cells Middle layers are wider and are used for global interconnection between blocks Upper layers are wider and are used for clocks, ground and power distribution Oxide is the Inter Metal Dielectric (etched) 6.152J / 3.155J Fall Term 2005 Lecture 15 -- Interconnects 3 Interconnect Metallization 6.152J / 3.155J Fall Term 2005 Lecture 15 -- Interconnects 4

Interconnects 3 Via Plugs (typically Tungsten) Via-plug Metal 2 Metal 1 Inter-level Dielectric (ILD) Via-plugs connect layers of metal through holes in the dielectric Using a via-plug as contact between two layers results in planar topography Eases requirements for large depth of focus (lithography) 6.152J / 3.155J Fall Term 2005 Lecture 15 -- Interconnects 5 CMOS Drivers & Delay VDD PMOS PMOS NMOS Vin R C Vout NMOS CMOS Gate Vin CMOS Gate Vin + - R C Vout V DD tp time V V out out ( t) ( t) = V 1 e ( t tp ) e t = RC VDD RC DD 0 t t t t p p Vout tp tp >> RC tp << RC time 6.152J / 3.155J Fall Term 2005 Lecture 15 -- Interconnects 6

Interconnects 4 tox tm L Interconnect Metal W RC Delay Metal Line ρ is the resistivity of metal ε i is the dielectric constant R I = ρ t m L W ; C I = ε i t ox LW Silicon Dioxide Metal Ground Plane R I C I = ρ L ε i LW t m W t ox = ρ ε i L 2 t m t ox need low ρ to minimize RC delay need low ε i to minimize RC delay need to increase t m and t ox to minimize RC delay 6.152J / 3.155J Fall Term 2005 Lecture 15 -- Interconnects 7 Contact / Interconnect Metallization Gate Gate Source Drain PMOS NMOS Source Drain 6.152J / 3.155J Fall Term 2005 Lecture 15 -- Interconnects 8

Interconnects 5 Passive Devices Thin Film Resistors CrSi x, Pt, TaN x, ZrO x Poly-Si Capacitors MOS capacitors Parallel plate capacitors Inductors Spiral inductors Examples of Inductors 6.152J / 3.155J Fall Term 2005 Lecture 15 -- Interconnects 9 What are the desirable interconnect wiring properties? Electrical Low resistance Low ohmic contact resistance to Si Physical Adhesion to all surfaces Good step coverage Stable and reliable (corrosion and electromigration resistant) Process Compatibility Can easily be anisotropically etched Survive subsequent processing steps Which Metal(s)? Al used to be the pre-dominant metal for VLSI because it meets all the requirements stated above or has a way around any problems Cu is now the metal for IC interconnects 6.152J / 3.155J Fall Term 2005 Lecture 15 -- Interconnects 10

Interconnects 6 Resistance Electrical Characteristics Al and its alloys (Al/Cu or Al/Si) have resistivity ρ=3.0 µω-cm (one of the lowest) Ohmic contacts Al/TiN/TiSi 2 /n + -Si or Al/TiN/TiSi 2 /p + -Si Schottky contacts Al/WSi x /n - -Si or Al/WSi x /p - -Si Physical / Mechanical Characteristics Adhesion Adheres to SiO 2 because of chemical bonding through formation of Al 2 O 3 Adheres to Si because of formation of Al/Si Eutectic alloy @ 577 C (can lead to spiking) Step Coverage Depends on deposition process and mostly adequate Surface mobility important as in CVD Controlled by equipment, substrate temperature and bias 6.152J / 3.155J Fall Term 2005 Lecture 15 -- Interconnects 11 Stability and Reliability Corrossion PSG + Moisture > Phosphoric acid > corrosion; solution: Passivation Residual Cl from etching + Moisture > HCl + AlOH; solution: Cl removal Electromigration Current flow results in voids or spike formation and circuit failure High current desnity-> e- wind->move Al along grain boundaries Solution: add Cu, add high Z metals, encapsulate with oxide PSG Phospho-Silicate Glass SiO 2 doped with P 2 O 5 Process Compatibility Definition Etched in Cl-based chemistries BCl 3, SiCl 4, Cl 2, CCl 4 May require removal of Al 2 O 3 from surface first for uniform etch May require surface passivation by driving out residual Cl with F replacement (SF 6 plasma) Subsequent Processing Al cannot withstand high temperature (660 C MT) Use low temperature oxide (LTO) as inter-level dielectric (ILD) Change metallization to refractory metals if high temp is absolutely necessary 6.152J / 3.155J Fall Term 2005 Lecture 15 -- Interconnects 12

Interconnects 7 Metal Deposition Methods Physical Vapor Deposition (Lecture on Wednesday) Al, Al(Si), Al(Cu), Al(Si,Cu) Ti, TiN, Ta, TaN Cu seeding layers for electroplating Chemical Vapor Deposition W, Ti Electroplating (Lecture on April 25) Cu Au (not used in Si VLSI) 6.152J / 3.155J Fall Term 2005 Lecture 15 -- Interconnects 13 W Chemical Vapor Deposition Blanket Deposition WF 6 (vapor) + 2H 2 (vapor) > W(solid) + 6HF (vapor) 2WF 6 (vapor) + 3Si (solid) > 2W(solid) + 3SiF 4 (vapor) Selective Deposition (usually two step process) On Si surface Si reduction form 100 Å 2WF 6 (vapor) + 3Si (solid) > 2W(solid) + 3SiF 4 (vapor) In general, selective deposition occurs on nucleating surface WF 6 (vapor) + 2H 2 (vapor) > W(solid) + 6HF (vapor) Nucleating surfaces: Si, metals, Silicides Non-Nucleating surfaces: oxide, nitrides 6.152J / 3.155J Fall Term 2005 Lecture 15 -- Interconnects 14

Interconnects 8 Copper is deposited by Sputtering (seeding layer for electroplating) Electroplating Plating solutions contain Copper sulfate / Sulfuric acid Many additives to control texture Copper is a fast diffuser in Si and it also a contaminant Require a liner or diffusion barrier such as TaN Cu Electroplating 500 Å TaN Liner/barrier layer 1000 Å sputtered Cu Seeding layer 6.152J / 3.155J Fall Term 2005 Lecture 15 -- Interconnects 15 Interconnect Definition Subtractive Etch Deposit metal by sputtering Pattern with photoresist Etch metal from areas not needed Strip photoresist Lift-Off Pattern Photoresist Deposit metal by e-beam evaporation (everywhere) Dissolve photoresist to lift-off metal from field region Damascene Deposit dielectric Pattern photo-resist Etch dielectric using PR as mask Strip PR Deposit Metal Polish metal to be level with dielectric in field regions 6.152J / 3.155J Fall Term 2005 Lecture 15 -- Interconnects 16

Interconnects 9 Lift-Off (III-V Electronic /Optoelectronic Devices) Chlorobenzene Assisted Lift-off Pattern Photoresist Soak in chlorobenzene to make the photoresist swell and form a lip Deposit metal by e-beam evaporation Dissolve photoresist to lift-off metal from field region Dielectric assisted lift-off (DALO) avoids chlorobenzene soak Deposit dieletric which has same thickness as metal to be deposited Pattern resist and etch dielectric by RIE Use BOE (or isotropic over-etch) to form lip 6.152J / 3.155J Fall Term 2005 Lecture 15 -- Interconnects 17 Damasene Pattern photoresist Etch hole/trench in dielectric Fill holes / trenches with metal Etch back the metal Plasma etch back Chemical Mechanical Polishing Etch back W 6.152J / 3.155J Fall Term 2005 Lecture 15 -- Interconnects 18

Interconnects 10 Dual Damacene The dual damascene process allows the definition of the metal lines and via-plugs at the same time Openings for both metal lines and via-plugs are opened in the intermetal dielectric at the same time Metal for both layers are deposited at once Etch back using CMP 6.152J / 3.155J Fall Term 2005 Lecture 15 -- Interconnects 19 Planarization Planar surfaces are desired Depth of focus & step coverage Planar surface achieved by Oxide reflow (BPSG) Dielectric / sacrificial deposition + etch back Spin-on glass (SOG) Chemical Mechanical Polishing BPSG Boro-Phospho-Silicate Glass SiO 2 doped with B 2 O 3 and P 2 O 5 It softens and re-flows at relatively low temperature because of low viscosity. 6.152J / 3.155J Fall Term 2005 Lecture 15 -- Interconnects 20

Interconnects 11 Metal-Semiconductor Contacts J = A T 2 exp qφ qv B kt e nkt 1 x d = 2ε sφ B qn D Similar to what happens at a pn junction, a metal semiconductor contact forms a junction with a barrier voltage (Φ B ) and a depletion layer of width x d When the doping in semiconductor is low, a Schottky barrier is formed and current density J is exponential with applied voltage, V, (like pn junction). Current is controlled by thermionic emission over the barrier When the doping in the semiconductor is high, the depletion width is narrow and electrons tunnel through the barrier leading to an ohmic contact. 6.152J / 3.155J Fall Term 2005 Lecture 15 -- Interconnects 21 Ohmic Contact ρ c J V 1 V=o k low doping ρ c = qa * T exp φ B kt highdoping ρ c = exp 2 ε s m* h φ B N D 6.152J / 3.155J Fall Term 2005 Lecture 15 -- Interconnects 22

Interconnects 12 Al Spiking Al Spiking TiSi 2 / TiN Contact Barrier Solubility of Si in Al is high 0.5 atomic % @ 450 C 1 atomic % @500 C A large amount of Si is drawn up into Al creating voids Voids filled by Al leading to spiking One solution is to use Al films that have Si in them Al (1% Si) Another solution is to add a barrier metal between the Al and Si TiSi 2 / TiN 6.152J / 3.155J Fall Term 2005 Lecture 15 -- Interconnects 23 Refractory Metals Low resistivity compared to Si, poly-silicon and silicides Able to withstand high temperatures Can be deposited by CVD (conformal) Selective deposition into via plugs Excellent contact/barrier metal Main applications are via-plugs, contact metallization and local interconnects 6.152J / 3.155J Fall Term 2005 Lecture 15 -- Interconnects 24

Interconnects 13 W-Ohmic Contact By doping the surface of silicon heavily, very narrow depletion widths are formed at the metal / semiconductor contact Electrons tunnel across the very narrow barrier leading to ohmic contact W is excellent contact to Si Able to withstand high temperatures Can be deposited by CVD (conformal) Selective deposition into via plugs Excellent contact/barrier metal 6.152J / 3.155J Fall Term 2005 Lecture 15 -- Interconnects 25 What are Silicides? Formed by reaction of metal (transition or noble) with Si e.g. TiSi 2, TaSi 2, MoSi 2, CoSi 2, WSi 2, PtSi 2 etc Lower resistance that poly-si. Excellent for contact, gate metal structures and thin film resistors (TFRs) Higher melting point than Al and hence can withstand high temperatures in back-end Material Melting Point ( C) Resistivity (µž-c m) Si 1420 500 (doped Poly-Si) Thermal Expansion Coeff (10-6/ C) 3.0 TiSi 2 1540 13-17 10.5 MoSi 2 1870 22-100 8.2 TaSi 2 2400 8-45 8.8 WSi 2 2050 14-17 6.2 Ti 1690 43-47 8.5 Mo 2620 5 5 Ta 2996 13-16 6.5 W 3382 5.3 4.5 6.152J / 3.155J Fall Term 2005 Lecture 15 -- Interconnects 26

Interconnects 14 Silicide Materials Requirements Low resistivity Ease of formation Ease of fine line patterning Controlled oxidation properties High temperature stability Smooth surface features Corrosion resistance Stable contact formation to Si and Al Excellent Adhesion Low stress Electromigration resistance Low ohmic and contact resistance Stability during high temperature processing 6.152J / 3.155J Fall Term 2005 Lecture 15 -- Interconnects 27 Methods of Silicide Formation Direct Metallurgical Reaction with metal deposited by evaporation, sputter or CVD M + xsi >MSi x Co-evaporation from independent Si and M source Co sputtering from Independent Si and M targets Sputtering from a composite MSi x target Chemical vapor deposition 6.152J / 3.155J Fall Term 2005 Lecture 15 -- Interconnects 28

Interconnects 15 Applications of Silicides Gate metallization (Polycide) 1 Ohmic contact / barrier metal (Salicide Technology) 2 Local Interconnects 3 Thin-Film Resistors 6.152J / 3.155J Fall Term 2005 Lecture 15 -- Interconnects 29 Metal Poly-silicon Metal Desposition Polycide Poly-Silicon / Silicide Metal Silicide Poly-silicon Silicide Formation Polycide Silicide Poly-silicon Excess Metal Etched Away Formed by depositing metal on poly-silicon and reacting to form silicide + poly-silicon Deposit Metal Heat to form silicide Etch excess metal selectively Used principally to reduce gate resistance of MOS devices Has the workfunction of poly-silicon Has a reliable poly-si/sio 2 interface Can be passivated by oxidation 6.152J / 3.155J Fall Term 2005 Lecture 15 -- Interconnects 30

Interconnects 16 IC Interconnect Multi-layer interconnect structure Al (Cu) suppresses electromigration W plug in contact and vias TiSi 2 contact to silicon TiN barrier between contact and Al Ti/TiN promotes adhesion to oxide & suppresses electromigration 6.152J / 3.155J Fall Term 2005 Lecture 15 -- Interconnects 31 Summary Metals are used in Interconnects (local, global, pads, power etc) Contacts (Ohmic, Schottky) Passives (resistors, capacitors, inductors) Metals deposited by PVD (Sputtering and E-beam Evaporation) CVD (especially W) Electroplating (especially for Cu) Metals patterned by RIE, Damascene (Etch back & CMP), Lift-Off (GaAs only) 6.152J / 3.155J Fall Term 2005 Lecture 15 -- Interconnects 32