Effect of Chip Dimension and Substrate Thickness on the Solder Joint Reliability of Plastic Ball Grid Array Packages* S.-W. Lee, J.H.

Similar documents
Effects of Design, Structure and Material on Thermal-Mechanical Reliability of Large Array Wafer Level Packages

Thermo-Mechanical FEM Analysis of Lead Free and Lead Containing Solder for Flip Chip Applications

System Level Effects on Solder Joint Reliability

Parametric Design and Reliability Analysis of Wire Interconnect Technology Wafer Level Packaging

Manufacturing and Reliability Modelling

Available online at ScienceDirect. Procedia Engineering 79 (2014 )

Simulation of Embedded Components in PCB Environment and Verification of Board Reliability

14. Designing with FineLine BGA Packages

Low Cycle Fatigue Testing of Ball Grid Array Solder Joints under Mixed-Mode Loading Conditions

IMPACT OF LEAD-FREE COMPONENTS AND TECHNOLOGY SCALING FOR HIGH RELIABILITY APPLICATIONS

INNOVATIVE DESIGN OF THE COMPOSITE LATTICE FRAME OF A SPACECRAFT SOLAR ARRAY

IMPACT OF MICROVIA-IN-PAD DESIGN ON VOID FORMATION

IN ELECTRONIC packaging, materials with different coefficients

Basic PCB Level Assembly Process Methodology for 3D Package-on-Package

PCB Technologies for LED Applications Application note

Field Condition Reliability Assessment for SnPb and SnAgCu Solder Joints in Power Cycling Including Mini Cycles

CHARACTERISATION OF INTERFACIAL CRACKING IN MICROELECTRONIC PACKAGING

Study of the Interface Microstructure of Sn-Ag-Cu Lead-Free Solders and the Effect of Solder Volume on Intermetallic Layer Formation.

IMPLEMENTATION OF A FULLY MOLDED FAN-OUT PACKAGING TECHNOLOGY

Wire-Bond CABGA A New Near Die Size Packaging Innovation Yeonho Choi February 1, 2017

Silicon Wafer Processing PAKAGING AND TEST

Critical Use Conditions and their Effect on the Reliability of Soldered Interconnects in Under the Hood Application

Effects of Bi Content on Mechanical Properties and Bump Interconnection Reliability of Sn-Ag Solder Alloys

Experience in Applying Finite Element Analysis for Advanced Probe Card Design and Study. Krzysztof Dabrowiecki Jörg Behr

Recent Trend of Package Warpage Characteristic

White Paper Quality and Reliability Challenges for Package on Package. By Craig Hillman and Randy Kong

Thermal Management of Die Stacking Architecture That Includes Memory and Logic Processor

Table 1. Factors for the design of experiments Design Factors Low (-) High (+) Conformal Coating Spray Dip Pad Type SMD NSMD Underfill No Yes

Package Design Optimization and Materials Selection for Stack Die BGA Package

An Advanced Reliability Improvement and Failure Analysis Approach to Thermal Stress Issues in IC Packages

Reliability Evaluation of CIF (chip-in-flex) and COF (chip-on-flex) packages

"ewlb Technology: Advanced Semiconductor Packaging Solutions"

A MODIFIED ENERGY-BASED LOW CYCLE FATIGUE MODEL FOR EUTECTIC SOLDER ALLOY

Todd F. Shupe Associate Professor School of Renewable Natural Resources Louisiana State University AgCenter Baton Rouge, LA 70803

FEM STRESS CONCENTRATION FACTORS FOR FILLET WELDED CHS-PLATE T-JOINT

Simulation Study on the Warpage Behavior and Board-level Temperature Cycling Reliability of PoP Potentially for High-speed Memory Packaging

Reliability of Interconnects in LED Lighting Assemblies Utilizing Metal Clad Printed Circuit Boards Stefano Sciolè BDM I.M.S.

Design for Flip-Chip and Chip-Size Package Technology

System-in-Package (SiP) on Wafer Level, Enabled by Fan-Out WLP (ewlb)

Topography and Deformation Measurement and FE Modeling Applied to substrate-mounted large area wafer-level packages (including stacked dice and TSVs)

3D Finite Element Modeling and Analysis of Micromechanical Sensors

Flip-Chip Process Improvements for Low Warpage

ELASTO-PLASTIC BEHAVIOR OF HORIZONTAL HAUNCHED BEAM-TO- COLUMN CONNECTION

A Solder Joint Reliability Model for the Philips Lumileds LUXEON Rebel LED Carrier Using Physics of Failure Methodology

NOVEL MATERIALS FOR IMPROVED QUALITY OF RF-PA IN BASE-STATION APPLICATIONS

Cost effective 300mm Large Scale ewlb (embedded Wafer Level BGA) Technology

Board Level Reliability Improvement in ewlb (Embedded Wafer Level BGA) Packages

Wire Bonding Integrity Assessment for Combined Extreme Environments

178 IEEE TRANSACTIONS ON COMPONENTS, PACKAGING AND MANUFACTURING TECHNOLOGY, VOL. 7, NO. 2, FEBRUARY 2017

Study of anisotropic conductive adhesive joint behavior under 3-point bending

Flip-Chip Process Improvements for Low Warpage

Introduction to Joining Processes

Key words: microprocessor integrated heat sink Electronic Packaging Material, Thermal Management, Thermal Conductivity, CTE, Lightweight

Transactions on Engineering Sciences vol 7, 1995 WIT Press, ISSN

Thermal Symposium August Minteq International, Inc. Pyrogenics Group A Thermal Management Solution for State-of-the-Art Electronics

Achieving Warpage-Free Packaging: A Capped-Die Flip Chip Package Design

IEEE TRANSACTIONS ON COMPONENTS, PACKAGING, AND MANUFACTURING TECHNOLOGY PART B, VOL. 20, NO. 1, FEBRUARY

MECHANICAL CHARACTERIZATION OF SANDWICH STRUCTURE COMPRISED OF GLASS FIBER REINFORCED CORE: PART 1

Composition/wt% Bal SA2 (SABI) Bal SA3 (SABI + Cu) Bal

Behaviour of Concrete Filled Rectangular Steel Tube Column

Seoul National University, San 56-1, Shillim-Dong, Kwanak-Gu, Seoul, Korea,

Thermo-Mechanical Reliability Assessment of TSV Die Stacks by Finite Element Analysis

Engineering Design Analysis (Physics of Failure)

curamik CERAMIC SUBSTRATES AMB technology Design Rules Version #04 (09/2015)

1 Thin-film applications to microelectronic technology

Mixed Attachment Technology Studies in RF & Optoelectronic Packages Requiring High Accuracy Placement

Material Selection and Parameter Optimization for Reliable TMV Pop Assembly

Arch. Metall. Mater. 62 (2017), 2B,

Validated Test Method to Characterize and Quantify Pad Cratering Under Bga Pads on Printed Circuit Boards

3D-WLCSP Package Technology: Processing and Reliability Characterization

EFFECT OF Ag COMPOSITION, DWELL TIME AND COOLING RATE ON THE RELIABILITY OF Sn-Ag-Cu SOLDER JOINTS. Mulugeta Abtew

BENDING STRENGTH OF SOLDER JOINTS AS A FUNCTION OF JOINT LENGTH

Via Life vs. Temperature Stress Analysis of Interconnect Stress Test

Estimation of Plastic Stress Concentration Factor around Elliptical Cut Outs

Effect of Encapsulation Materials on Tensile Stress during Thermo-Mechanical Cycling of Pb-Free Solder Joints

Selection and Application of Board Level Underfill Materials

Thermo-Mechanical Reliability of Through-Silicon Vias (TSVs)

E APPENDIX. The following problems are intended for solution using finite element. Problems for Computer Solution E.1 CHAPTER 3

Copyright 2008 Year IEEE. Reprinted from IEEE TRANSACTIONS ON ADVANCED PACKAGING, VOL. 31, NO. 1, FEBRUARY Such permission of the IEEE does not

COMPONENT LEVEL RELIABILITY FOR HIGH TEMPERATURE POWER COMPUTING WITH SAC305 AND ALTERNATIVE HIGH RELIABILITY SOLDERS

Chips Face-up Panelization Approach For Fan-out Packaging

Chapter 4. Numerical analysis using finite element simulation

The Universal PCB Design Grid System

Nonlinear Models of Reinforced and Post-tensioned Concrete Beams

NLFEA Fire Resistance of 3D System Ceiling Panel

FEA and Experimental Studies of Adaptive Composite Materials with SMA Wires

Copyright 2009 Year IEEE. Reprinted from 2009 Electronic Components and Technology Conference. Such permission of the IEEE does not in any way imply

Equivalent mass, stiffness, and loading for off-centre missile impact evaluations Asadollah Bassam 1, Mohammad Amin 2, and Javad Moslemian 3

Ceramic Column Grid Array Design and Manufacturing Rules for Flight Hardware

Effect of Spray Quenching Rate on Distortion and Residual Stresses during Induction Hardening of a Full-Float Truck Axle

NONLINEAR FINITE ELEMENT ANALYSIS OF SHALLOW REINFORCED CONCRETE BEAMS USING SOLID65 ELEMENT

Effect of FRP strengthening on the behavior of shear walls with opening

Modeling of Residual Stresses in a Butt-welded Joint with Experimental Validation

23 rd ASEMEP National Technical Symposium

Board-Level Reliability of 3D Through Glass Via Filters During Thermal Cycling

FINITE ELEMENT MODELING TECHNIQUES OF 3D WELDED JOINTS THE STRUCTURAL HOT SPOT APPROACH

Reliability in Large Area Solder Joint Assemblies and Effects of Thermal Expansion Mismatch and Die Sizen

Lead-Free Solder Bump Technologies for Flip-Chip Packaging Applications

Plasma for Underfill Process in Flip Chip Packaging

Transcription:

Page 1 of 9 Effect of Chip Dimension and Substrate Thickness on the Solder Joint Reliability of Plastic Ball Grid Array Packages* The Authors S.-W. Lee, J.H. Lau** S.-W. Lee, Center for Advanced Engineering Materials, Department of Mechanical Engineering. The Hong Kong University of Science and Technology, Hong Kong J.H. Lau**, **Express Packaging Systems, Inc., Palo Alto, California, USA Abstract This paper presents a non-linear numerical study to investigate the effect of chip dimension and substrate thickness on the solder joint reliability of plastic ball grid array (PBGA) packages. The package under investigation was a 225-pin full-grid PBGA assembly. The diagonal cross-section of the PBGA together with the printed circuit board (PCB) was modelled by plane-strain elements. A uniform thermal loading was applied and the solder joints were stressed due to the mismatch of coefficient of thermal expansion (CTE) and constructions of the PCB assembly. The effective stress and accumulated plastic strain of solder balls against various chip dimensions and substrate thicknesses were evaluated as an index for the reliability of solder joints. The results of this study are helpful for electronics packaging engineers to optimise the geometry of plastic ball grid array packages. Keywords: Substrates, Printed Circuit Boards, Metallisation. Circuit World Volume 23 Number 1 1997 pp. 16-19 Copyright MCB University Press ISSN 0305-6120 INTRODUCTION Due to requirements for mass production and high performance, surface mount technology (SMT) was developed and has become mature in the past decade. SMT has been successfully applied to many conventional electronics modules such as small outline packages (SOPs) and quad flat pack packages (QFPs). Since pin counts are becoming larger and larger, area array technology has attracted increasing attention in recent years. In particular, the plastic ball grid array package (PBGA) provides a good balance between performance and production cost. Therefore, it is foreseeable that, for high pin-count (say, >= 208) applications, PBGAs will become the main trend in SMT-compatible electronics packaging. It is well known that thermal fatigue is the major cause of failure in electronics assemblies.1 In particular, the solder joints in ball grid array packages are susceptible to thermal cyclic loading.2 The fatigue life and reliability of solder joints are very much dependent on the mismatch in coefficient of thermal expansion (CTE) of constituents of the package.3 In general, since the PBGA has an organic substrate, the thermal mismatch between the module and the printed circuit board (PCB) is not as crucial as other area array packages such as ceramic BGAs. However, due to the existence of silicon die, the solder balls underneath the edge of the chip are still subjected to considerable high thermal stress.2 Hence, the reliability of PBGA solder joints has attracted attention from many researchers and the industry. The reliability of solder joints in PBGAs has been studied by Lau4 and others3 for some specific package configurations. In this paper, a series of finite element analyses was performed to study the effect of chip

Page 2 of 9 dimension and substrate thickness on solder joint reliability for various configurations. The system under investigation was a 225-pin full-grid PBGA assembled on a PCB and subjected to uniform thermal loading. The effective stress and accumulated plastic strain of the solder were evaluated as an index for the reliability of the solder joints. The results of this study are helpful for electronics packaging engineers to optimise the geometry of plastic full grid array packages. COMPUTATIONAL MODELLING The package studied in this paper was a 225-pin full-grid PBGA with a BT substrate. The solder material was 63Sn/37Pb eutectic solder. The pitch between solder balls was 1.5 mm. The package was assembled on an FR-4 PCB. Since the thermal loading is most critical in the largest planar dimension, the diagonal crosssection was considered. A schematic diagram for the layout and geometric dimensions of the package is shown in Figure 1. The present study was carried out using a commercial finite element code, ANSYS. A two-dimensional plane strain analysis was performed on the diagonal cross-section of the package. The element used was an 8- node quadrilateral element. By symmetry, only a half of the cross-section was modelled. A typical mesh pattern is shown in Figure 2. The whole package was subjected to a uniform temperature loading from 0 C to 85 C. All materials were assumed to be linear-elastic except that the solder was elasto-plastic. For the purpose of this study, no temperature dependency was considered. The material properties are given in Table 1. EFFECT OF CHIP SIZE AND THICKNESS ON PBGA SOLDER JOINT RELIABILITY The objective of the present study was to investigate the effect of relative dimensions between the chip and the BT substrate on the solder joints of PBGA. Twelve cases were studied with various dimensions of chip width (a) and thickness (b) while keeping the width A=27 mm) and thickness (B=0.27 mm) of the BT substrate constant. These cases included a/a = 0.2, 0.3, 0.4, 0.5 and b/b=1,2,3. The effective stress and accumulated effective plastic strain of solder were evaluated as an index for the reliability of solder joints. The results are given in Figure 3Figure 4 Figure 5 Figure 6. Figure 3 shows the profile of the maximum effective stress in each solder ball. Four cases are presented. The chip width varies with respect to the width of the BT substrate, while the chip thickness remains unchanged. In all cases, the global maximum effective stress occurs in the solder ball underneath the edge of the chip. This phenomenon is due to the substantial mismatch in CTE between the silicon die, the BT substrate and the FR- 4 PCB. Although the BT substrate has a similar CTE to FR-4, the effect from the chip is still essential since the BT substrate is relatively thin. Another observation from the results is that the global maximum effective stress in solder joints increases as the chip size increases. The relationship between the increases of effective stress in solder and the chip size tends to be of a linear nature. This phenomenon is reasonable since the mismatch in displacement is proportional to the dimension when the thermal strain remains constant. The profile of the maximum accumulated effective plastic strain in each solder ball is presented in Figure 4. This figure shows similar trends to those observed in Figure 3, namely the global maximum value always occurs at the solder ball underneath the edge of the die; the global maximum value increases as the chip size increases; the relationship between the increases of plastic strain in solder and the chip size is of a linear nature. In summary, Figures 3 and 4 indicate that the solder joint reliability of PBGAs will considerably decrease if the planar size of the chip increases. Note that these two figures only represent the cases with a specific chip thickness b/b=3. Further analysis has been performed for b/b=1 and 2. In all cases, the aforementioned trends were observed. The effects of chip thickness on the stress and plastic strain of solder joints are presented in Figures 5 and 6, respectively. In both figures, the relative width between the chip and the BT substrate is fixed at a/a= 0.5, while the chip thickness varies for b/b= 1,2 and 3. It is observed that the global maximum value always occurs at the same location, i.e., the solder ball underneath the edge of the chip. In addition, the global maximum value increases as the chip thickness increases. This phenomenon is understandable since the thermal mismatch between the PBGA and the PCB is enlarged when the die becomes thicker. However, unlike the observation in the previous cases for the effect of chip size, it is noted that the increase in the global maximum effective stress and plastic strain is not linear with respect to the increase in chip thickness. This is possibly due to the shift of the neutral axis in the global bending of the whole assembly. Further analysis is needed to investigate the detailed relationship between the chip thickness and the stress/plastic strain in

Page 3 of 9 solder joints. Besides the results shown in Figures 5 and 6, other cases with a/a = 0.2, 0.3 and 0.4 were also studied. The global maximum effective stress and accumulated plastic strain in solder joints for all cases are summarised in Tables 2 and 3, respectively. The general trend shows that, when the relative dimension (either thickness or width) of the chip to the BT substrate becomes larger, the global maximum effective stress and plastic strain in the solder joints increase. This indicates that a larger or thicker silicon die will reduce the solder joint reliability of PBGA packages. It should be noted that the values listed in Table 2 and Table 3 only imply the qualitative trend of effective stress and plastic strain in solder joints since the present study was a simplified 2- D analysis. It is necessary to establish a more sophisticated 3-D model with temperature-dependent material properties if quantitative results are required. Figure 7 presents the typical contour pattern of effective stress/plastic strain distribution in the solder ball underneath the edge of the chip. It is observed that the global maximum value appears at the upper right corner of the solder ball. A further investigation shows that the global maximum effective stress and plastic strain remain at the same location in the solder ball underneath the chip edge for all cases in the present study. A summary of the location of maximum effective stress in each solder ball is given in Table 4 for reference. This table may help to identify the location of initial failure in solder joints. EFFECT OF SUBSTRATE THICKNESS ON PBGA SOLDER JOINT RELIABILITY In the previous section, the effects of chip size and thickness on the reliability of solder joints were studied. Although the relative dimensions of the chip and the BT substrate were varied, the size and thickness of the latter remained constant. It is suspected that the absolute thickness of the BT substrate may also play a r le in solder joint reliability. Therefore, a comparative study was performed to investigate the effect of the absolute thickness of the BT substrate. Figure 8 and Figure 9 present the profile of the maximum effective stress and the accumulated plastic strain in each solder ball, respectively, with two different BT substrate thicknesses. It is observed that the effective stress and plastic strain in the solder balls underneath the chip have been substantially reduced when the thickness of the substrate increases. This phenomenon may result from two contributions. On the one hand, the increase in substrate thickness can reduce the influence of silicon die on the local CTE mismatch. On the other hand, the neutral axis of global bending has been shifted due to the change of substrate thickness. Furthermore, the bending stiffness is a cubic function of the laminate thickness. Thus, the deflection of the thicker substrate is smaller than that of the thinner substrate. Although more detailed analysis is needed to characterise the aforementioned effects, from the preliminary results presented in Figures 8 and 9, there is no doubt that the increase of BT substrate thickness will enhance the reliability of solder joints for PBGA packages. A previous study6 was performed to investigate the life cycles of PBGA assemblies under thermal cyclic loading. The module studied was a 225-pin PBGA package. The temperature range is between 0 C to 100 C. The nominal life of 0.36mm and 0.76mm thick BT substrates is 7000 and 14,000 cycles, respectively. According to the Coffin-Manson equation, the life cycles are inversely proportional to the square of the plastic strain.5 In Figure 9, when the thickness of the BT substrate is doubled, the global maximum plastic strain reduces from 0.005 (B=0.27 mm) to 0.0036 (B=0.54 mm). The square of the plastic strain ratio for these two cases is 0.52, which is very close to the life cycle ratio (7000/14,000) in the aforementioned experimental study. Although the substrate thickness and the thermal loading condition of the present study or not exactly the same as those in the quoted reference,6 they are close enough for the purpose of engineering estimation. From this comparison, the qualitative results and the conclusions of the present study are well justified. CONCLUDING REMARKS A 2-D computational analysis was performed in this study to investigate the effect of chip dimension and substrate thickness on the solder joint reliability of a PBGA assembly under uniform thermal loading. The effective stress and accumulated plastic strain in the solder were evaluated as an index for reliability. The general trend of the results obtained shows that the global maximum effective stress and accumulated plastic strain in solder joints increase if the relative dimension (either thickness or width of the chip to the BT substrate becomes larger. This indicates that a larger or thicker silicon die will reduce the solder joint reliability of the PBGA assembly. On the other hand, further analysis revealed that the increase of the BT substrate thickness can substantially suppress the effective stress and accumulated plastic strain in the solder joints

Page 4 of 9 underneath the silicon die. Consequently, the solder joint reliability would be improved. A comparison was made between the current analysis and other testing data in the literature for the effect of substrate thickness. The qualitative results and the above conclusion in this study are well justified. Figure 1 Schematic diagram of the diagonal cross-section of a 225-pin PBGA package. Figure 2 Typical mesh configuration FE modelling. Table 1 Material Properties for FE Modelling

Page 5 of 9 Figure 3 Effect of chip size on effective stress in solder joints. Figure 4 Effect of chip size on accumulated effective plastic strain in solder joints.

Page 6 of 9 Figure 5 Effect of chip thickness on effective stress in solder joints. Figure 6 Effect of chip thickness on accumulated effective plastic strain in solder joints. Table 2 Comparison of Maximum Effective Stress (MPa) Table 3 Comparison of Maximum Plastic Strain (mm/mm)

Page 7 of 9 Figure 7 Effect stress and plastic strain contour in the solder ball underneath the edge of the chip. Table 4 Location of the Maximum Effective Stress in Each Solder Ball

Page 8 of 9 Figure 8 Effect of substrate thickness on effective stress in solder joints. Figure 9 Effect of substrate thickness on accumulated effective plastic strain in solder joints. REFERENCES 1, Lau, J.H., `Thermal Stress and Strain in Microelectronics Packaging', Van Nostrand Reinhold, New York, 1993. 2, Lau, J.H., `Ball Grid Array Technology', McGraw-Hill, New York, 1995. 3, Lau, J.H., Pao, Y.-H., `Solder Joint Reliability of BGA, CSP, Flip Chip, and Fine Pitch SMT Assemblies', McGraw-Hill, New York, 1997. 4, Lau, J.H., "`Solder Joint Reliability of Flip Chip and Plastic Ball Grid Array Assemblies under Thermal, Mechanical, and Vibration Conditions'", Proceedings IEEE IEMTS, 13-19, 1995.

Page 9 of 9 5, Lau, J.H., `Solder Joint Reliability : Theory and Applications', Van Nostrand Reinhold, New York, 1991. 6, Mammo, E.,, Mawer, A., Srikantappa, A., Vasan, S., Dody, G., Burnette, T., "`Solder Joint Reliability Study on Area Array and Peripheral Leaded Packages'", Proceedings SMTA National Symposium, 43-58, 1995.