FABRICATION OF CMOS INTEGRATED CIRCUITS. Dr. Mohammed M. Farag

Similar documents
CMOS Fabrication. Dr. Bassam Jamil. Adopted from slides of the textbook

Introduction to CMOS VLSI Design. Layout, Fabrication, and Elementary Logic Design

Lecture 0: Introduction

UT Austin, ECE Department VLSI Design 2. CMOS Fabrication, Layout Rules

VLSI. Lecture 1. Jaeyong Chung System-on-Chips (SoC) Laboratory Incheon National University. Based on slides of David Money Harris

Lecture 1A: Manufacturing& Layout

CMOS VLSI Design. Introduction. All materials are from the textbook Weste and Harris, 3 rd Edition CMOS VLSI DESIGN. Introduction

Lecture 2: CMOS Fabrication Mark McDermott Electrical and Computer Engineering The University of Texas at Austin

Fabrication and Layout

VLSI INTRODUCTION P.VIDYA SAGAR ( ASSOCIATE PROFESSOR) Department of Electronics and Communication Engineering, VBIT

FABRICATION of MOSFETs

CMOS FABRICATION. n WELL PROCESS

PROCESS FLOW AN INSIGHT INTO CMOS FABRICATION PROCESS

Fabrication and Layout

Microfabrication of Integrated Circuits

Lecture 19 Microfabrication 4/1/03 Prof. Andy Neureuther

Low Power VLSI Circuits and Systems Prof. Ajit Pal Department of Computer Science and Engineering Indian Institute of Technology, Kharagpur

EE 330 Lecture 8. IC Fabrication Technology Part II. - Masking - Photolithography - Deposition - Etching - Diffusion

Complexity of IC Metallization. Early 21 st Century IC Technology

EE40 Lec 22. IC Fabrication Technology. Prof. Nathan Cheung 11/19/2009

Chapter 2 MOS Fabrication Technology

9/4/2008 GMU, ECE 680 Physical VLSI Design

Microelectronics. Integrated circuits. Introduction to the IC technology M.Rencz 11 September, Expected decrease in line width

VLSI Design and Simulation

The Physical Structure (NMOS)

CHAPTER - 4 CMOS PROCESSING TECHNOLOGY

Lecture #18 Fabrication OUTLINE

Manufacturing Process

We are moving to 155 Donner Lab From Thursday, Feb 2 We will be able to accommodate everyone!

Department of Electrical Engineering. Jungli, Taiwan

EECS130 Integrated Circuit Devices

Lecture 2. Fabrication and Layout

Chapter 2 Problems. The CMOS technology we need to realize is shown below, from Figure 1-34 in the text. S P + N P + N WELL P +

Chapter 2 Manufacturing Process

Fabrication Process. Crystal Growth Doping Deposition Patterning Lithography Oxidation Ion Implementation CONCORDIA VLSI DESIGN LAB

EE 330 Lecture 8. IC Fabrication Technology Part II. - Oxidation - Epitaxy - Polysilicon - Interconnects

ECE520 VLSI Design. Lecture 7: CMOS Manufacturing Process. Payman Zarkesh-Ha

CS/ECE 5710/6710. N-type Transistor. N-type from the top. Diffusion Mask. Polysilicon Mask. CMOS Processing

EE 560 FABRICATION OF MOS CIRCUITS. Kenneth R. Laker, University of Pennsylvania

Chapter 3 CMOS processing technology

conductor - gate insulator source gate n substrate conductor - gate insulator gate substrate n open switch closed switch however: closed however:

VLSI Systems and Computer Architecture Lab

ECE321 Electronics I

CMOS Technology. Flow varies with process types & company. Start with substrate selection. N-Well CMOS Twin-Well CMOS STI

Integrated Circuits & Systems

Manufacturing Process

CMOS Manufacturing Process

EE 330 Lecture 9. IC Fabrication Technology Part II. -Oxidation -Epitaxy -Polysilicon -Planarization -Resistance and Capacitance in Interconnects

EEC 118 Lecture #5: MOS Fabrication. Rajeevan Amirtharajah University of California, Davis Jeff Parkhurst Intel Corporation

Process Flow in Cross Sections

EE 330 Lecture 9. IC Fabrication Technology Part 2

EE 143 FINAL EXAM NAME C. Nguyen May 10, Signature:

EE 434 Lecture 9. IC Fabrication Technology

VLSI Digital Systems Design

Czochralski Crystal Growth

Lecture 22: Integrated circuit fabrication

This Appendix discusses the main IC fabrication processes.

ELEC 3908, Physical Electronics, Lecture 4. Basic Integrated Circuit Processing

Manufacturing Process

ASIC Physical Design CMOS Processes

CMOS Manufacturing process. Design rule set

Silicon Wafer Processing PAKAGING AND TEST

ECE 659. Jan M. Rabaey Anantha Chandrakasan Borivoje Nikolic. July 30, Digital EE141 Integrated Circuits 2nd Manufacturing.

EE 5611 Introduction to Microelectronic Technologies Fall Tuesday, September 04, 2012 Lecture 01

EE 330 Lecture 9. IC Fabrication Technology Part II. -Oxidation -Epitaxy -Polysilicon -Planarization -Resistance and Capacitance in Interconnects

Figure 2.3 (cont., p. 60) (e) Block diagram of Pentium 4 processor with 42 million transistors (2000). [Courtesy Intel Corporation.

A discussion of crystal growth, lithography, etching, doping, and device structures is presented in

EE 5611 Introduction to Microelectronic Technologies Fall Tuesday, September 02, 2014 Lecture 01

3.155J / 6.152J MICROELECTRONICS PROCESSING TECHNOLOGY TAKE-HOME QUIZ FALL TERM 2003

Problem 1 Lab Questions ( 20 points total)

Chapter 3 Silicon Device Fabrication Technology

3.155J / 6.152J Micro/Nano Processing Technology TAKE-HOME QUIZ FALL TERM 2005

CMOS Processing Technology

CMOS Processing Technology

Lect. 2: Basics of Si Technology

Review of CMOS Processing Technology

Schematic creation of MOS field effect transistor.

Fairchild Semiconductor Application Note June 1983 Revised March 2003

PHYS 534 (Fall 2008) Process Integration OUTLINE. Examples of PROCESS FLOW SEQUENCES. >Surface-Micromachined Beam

Cost of Integrated Circuits

EE CMOS TECHNOLOGY- Chapter 2 in the Text

Semiconductor Technology

VLSI Technology. By: Ajay Kumar Gautam

Lecture 030 Integrated Circuit Technology - I (5/8/03) Page 030-1

Ajay Kumar Gautam [VLSI TECHNOLOGY] VLSI Technology for 3RD Year ECE/EEE Uttarakhand Technical University

EE 143 CMOS Process Flow

VLSI PROCESS TECHNOLOGY By ER. HIMANSHU SHARMA

Chapter 4 : ULSI Process Integration (0.18 m CMOS Process)

CSCI 4974 / 6974 Hardware Reverse Engineering. Lecture 5: Fabrication processes

Today s Class. Materials for MEMS

Total Points = 110 possible (graded out of 100)

CMOS Manufacturing process. Circuit designer. Design rule set. Process engineer. Set of optical masks. Fabrication process.

Graduate Student Presentations

Semiconductor Device Fabrication

EE 5344 Introduction to MEMS. CHAPTER 3 Conventional Si Processing

Complementary Metal Oxide Semiconductor (CMOS)

VLSI Technology Dr. Nandita Dasgupta Department of Electrical Engineering Indian Institute of Technology, Madras

Complementary Metal-Oxide-Semiconductor Very Large-Scale Integrated Circuit Design

Semiconductor Manufacturing Technology. IC Fabrication Process Overview

IC Fabrication Technology Part III Devices in Semiconductor Processes

Transcription:

FABRICATION OF CMOS INTEGRATED CIRCUITS Dr. Mohammed M. Farag

Outline Overview of CMOS Fabrication Processes The CMOS Fabrication Process Flow Design Rules EE 432 VLSI Modeling and Design 2

CMOS Fabrication CMOS transistors are fabricated on silicon wafer Lithography process similar to printing press On each step, different materials are deposited or etched Easiest to understand by viewing both top and cross-section of wafer in a simplified manufacturing process EE 432 VLSI Modeling and Design 3

Inverter Cross-section Typically use p-type substrate for nmos transistors Requires n-well for body of pmos transistors A GND Y V DD SiO 2 n+ diffusion n+ n+ p+ p+ p+ diffusion p substrate n well polysilicon metal1 nmos transistor pmos transistor EE 432 VLSI Modeling and Design 4

Well and Substrate Taps Substrate must be tied to GND and n-well to V DD Metal to lightly-doped semiconductor forms poor connection called Shottky Diode Use heavily doped well and substrate contacts / taps GND A Y V DD p+ n+ n+ p+ p+ n+ p substrate n well substrate tap well tap EE 432 VLSI Modeling and Design 5

Inverter Mask Set Transistors and wires are defined by masks Cross-section taken along dashed line A Y GND V DD substrate tap nmos transistor pmos transistor well tap EE 432 VLSI Modeling and Design 6

Detailed Mask Views Six masks n-well Polysilicon n+ diffusion p+ diffusion Contact Metal n well Polysilicon n+ Diffusion p+ Diffusion Contact Metal EE 432 VLSI Modeling and Design 7

Outline Overview of CMOS Fabrication Processes The CMOS Fabrication Process Flow Design Rules EE 432 VLSI Modeling and Design 8

Fabrication Chips are built in huge factories called fabs Contain clean rooms as large as football fields Courtesy of International Business Machines Corporation. Unauthorized use not permitted. EE 432 VLSI Modeling and Design 9

Fabrication Steps Start with blank wafer Build inverter from the bottom up First step will be to form the n-well Cover wafer with protective layer of SiO 2 (oxide) Remove layer where n-well should be built Implant or diffuse n dopants into exposed wafer Strip off SiO 2 p substrate EE 432 VLSI Modeling and Design 10

Oxidation Grow SiO 2 on top of Si wafer 900 1200 C with H 2 O or O 2 in oxidation furnace SiO 2 p substrate EE 432 VLSI Modeling and Design 11

Photoresist Spin on photoresist Photoresist is a light-sensitive organic polymer Softens where exposed to light Photoresist SiO 2 p substrate EE 432 VLSI Modeling and Design 12

Lithography Expose photoresist through n-well mask Strip off exposed photoresist Photoresist SiO 2 p substrate EE 432 VLSI Modeling and Design 13

Etch Etch oxide with hydrofluoric acid (HF) Seeps through skin and eats bone; nasty stuff!!! Only attacks oxide where resist has been exposed Photoresist SiO 2 p substrate EE 432 VLSI Modeling and Design 14

Strip Photoresist Strip off remaining photoresist Use mixture of acids called piranah etch Necessary so resist doesn t melt in next step SiO 2 p substrate EE 432 VLSI Modeling and Design 15

n-well n-well is formed with diffusion or ion implantation Diffusion Place wafer in furnace with arsenic gas Heat until As atoms diffuse into exposed Si Ion Implanatation Blast wafer with beam of As ions Ions blocked by SiO 2, only enter exposed Si SiO 2 n well EE 432 VLSI Modeling and Design 16

Strip Oxide Strip off the remaining oxide using HF Back to bare wafer with n-well Subsequent steps involve similar series of steps p substrate n well EE 432 VLSI Modeling and Design 17

Polysilicon Deposit very thin layer of gate oxide < 20 Å (6-7 atomic layers) Chemical Vapor Deposition (CVD) of silicon layer Place wafer in furnace with Silane gas (SiH 4 ) Forms many small crystals called polysilicon Heavily doped to be good conductor Polysilicon Thin gate oxide p substrate n well EE 432 VLSI Modeling and Design 18

Polysilicon Patterning Use same lithography process to pattern polysilicon Polysilicon Polysilicon Thin gate oxide p substrate n well EE 432 VLSI Modeling and Design 19

Self-Aligned Process Use oxide and masking to expose where n+ dopants should be diffused or implanted N-diffusion forms nmos source, drain, and n-well contact p substrate n well EE 432 VLSI Modeling and Design 20

N-diffusion Pattern oxide and form n+ regions Self-aligned process where gate blocks diffusion Polysilicon is better than metal for self-aligned gates because it doesn t melt during later processing n+ Diffusion p substrate n well EE 432 VLSI Modeling and Design 21

N-diffusion cont. Historically dopants were diffused Usually ion implantation today But regions are still called diffusion n+ n+ n+ p substrate n well EE 432 VLSI Modeling and Design 22

N-diffusion cont. Strip off oxide to complete patterning step n+ n+ n+ p substrate n well EE 432 VLSI Modeling and Design 23

P-Diffusion Similar set of steps form p+ diffusion regions for pmos source and drain and substrate contact p+ Diffusion p+ n+ n+ p+ p+ n+ p substrate n well EE 432 VLSI Modeling and Design 24

Contacts Now we need to wire together the devices Cover chip with thick field oxide Etch oxide where contact cuts are needed Contact p+ n+ n+ p+ p+ n+ Thick field oxide p substrate n well EE 432 VLSI Modeling and Design 25

Metalization Sputter on aluminum over whole wafer Pattern to remove excess metal, leaving wires Metal p+ n+ n+ p+ p+ n+ Metal Thick field oxide p substrate n well EE 432 VLSI Modeling and Design 26

Outline Overview of CMOS Fabrication Processes The CMOS Fabrication Process Flow Design Rules EE 432 VLSI Modeling and Design 27

Layout Chips are specified with set of masks Minimum dimensions of masks determine transistor size (and hence speed, cost, and power) Feature size f = distance between source and drain Set by minimum width of polysilicon Feature size improves 30% every 3 years or so Normalize for feature size when describing design rules Express rules in terms of l = f/2 E.g. l = 0.3 mm in 0.6 mm process EE 432 VLSI Modeling and Design 28

Design Rules Design rules (DRs) are a set of geometrical specifications that dictate the design of the layout masks Such rules provide numerical values for minimum dimensions, line spacing, and other geometrical quantities DRs are derived from the limits on a specific processing line and must be followed to insure functional structures on the fabricated chip There are given numerical values in the DR listing; violating these values may lead to failure. In our notation w = minimum width specifications s = minimum spacing value d = generic minimum distance EE 432 VLSI Modeling and Design 29

Design Rules (2) DRs have units of length (usually µm) DRs change with the fabrication technology The popularity of VLSI fabrications has introduced the concept of the silicon foundry A foundry allows designers to submit designs using a state-of-the-art process Most foundry operations allow the submission of designs using a simpler set of design rules that can be easily scaled to different processes These are called lambda design rules where all DRs are expressed in terms of lambda (λ = 1 2 L Gate) EE 432 VLSI Modeling and Design 30

Why Design Rules Why do VLSI technology have Design Rules fabrication process has minimum/maximum feature sizes that can be produced for each layer alignment between layers requires adequate separation (if layers unconnected)or overlap (if layers connected) proper device operation requires adequate separation Lambda Design Rules lambda, λ, = 1/2 minimum feature size, e.g., 0. 6μm process -> λ=0.3μm can define design rules in terms of lambdas allows for scalable design using same rules EE 432 VLSI Modeling and Design 31

Design Rule Types Basic Rules minimum width minimum spacing Surround Extension EE 432 VLSI Modeling and Design 32

Spacing and Width Design Rules Example of minimum spacing and width rules (poly) EE 432 VLSI Modeling and Design 33

Surround Design Rules Example of a surround rule (an active contact) This rule guards against a misaligned contact cut patterns during the lithographic exposure setup EE 432 VLSI Modeling and Design 34

Surround Design Rules (2) The accuracy of photolithography is the main factor that can lead to misalignment problems Figure shows a potential problem with active contacts due to misalignment EE 432 VLSI Modeling and Design 35

Extension Design Rules Extension-type design rules also rend to be based on misalignment problems Figure shows the extension distance rule for polysilicon gate and a potential misalignment failure EE 432 VLSI Modeling and Design 36

Physical Limitations Some geometrical design rules originate from physical considerations such as The linewidth limitation of an imaging system The reticle shadow projected to the surface of the photoresist does not have sharp edges due to optical diffraction For example, a lightwave with an optical wavelength of λ cannot accurately image a feature size much less than λ The etching process introduces another type of problem as shown in Figure EE 432 VLSI Modeling and Design 37

Simplified Design Rules Conservative rules to get you started EE 432 VLSI Modeling and Design 38

Inverter Layout Transistor dimensions specified as Width / Length Minimum size is 4l / 2l, sometimes called 1 unit In f = 0.6 mm process, this is 1.2 mm wide, 0.6 mm long EE 432 VLSI Modeling and Design 39

About these Notes The lecture notes are developed using the Uyemura VLSI book and Harris lecture notes of the CMOS VLSI Design book. EE 432 VLSI Modeling and Design 40