Motorola MPA1016FN FPGA

Similar documents
Rockwell R RF to IF Down Converter

NKK NR4645LQF Bit RISC Microprocessor

Lattice isplsi1032e CPLD

Mosel Vitelic MS62256CLL-70PC 256Kbit SRAM

Oki M A-60J 16Mbit DRAM (EDO)

UMC UM F-7 2M-Bit SRAM

Motorola MC68360EM25VC Communication Controller

Dallas Semicoductor DS80C320 Microcontroller

Analog Devices ADSP KS-160 SHARC Digital Signal Processor

SGS-Thomson M28C K EEPROM

NEC 79VR5000 RISC Microprocessor

Xilinx XC4036XL-1C FPGA

Lattice 3256A-90LM PLD

Maximum MAX662 12V DC-DC Converter

Micron Semiconductor MT5C64K16A1DJ 64K x 16 SRAM

DEC SA-110S StrongARM 32-Bit Microprocessor

Xilinx XC4036EX FPGA

Hitachi A 64Mbit (8Mb x 8) Dynamic RAM

Micron Semiconductor MT4LC16M4H9 64Mbit DRAM

SGS-Thomson L4990 Controller

SGS-Thomson M17C1001 1Mb UVEPROM

Altera EPM7128SQC EPLD

National Semiconductor LM2672 Simple Switcher Voltage Regulator

Motorola PC603R Microprocessor

Intel Pentium Processor W/MMX

VTC VM365830VSJ Pre-Amp

Integrated Circuit Engineering Corporation. DRAMs

Integrated Circuit Engineering Corporation EPROM

Renesas M5M40R326 32Mbit DRAM Memory Structural Analysis

Chapter 4 : ULSI Process Integration (0.18 m CMOS Process)

9/4/2008 GMU, ECE 680 Physical VLSI Design

Chapter 2 Manufacturing Process

Lecture 030 Integrated Circuit Technology - I (5/8/03) Page 030-1

CMOS Technology. Flow varies with process types & company. Start with substrate selection. N-Well CMOS Twin-Well CMOS STI

Manufacturing Process

EE BACKEND TECHNOLOGY - Chapter 11. Introduction

ECE 659. Jan M. Rabaey Anantha Chandrakasan Borivoje Nikolic. July 30, Digital EE141 Integrated Circuits 2nd Manufacturing.

ECE520 VLSI Design. Lecture 7: CMOS Manufacturing Process. Payman Zarkesh-Ha

ECE321 Electronics I

Manufacturing Process

10 Manor Parkway, Suite C Salem, New Hampshire

CMOS Manufacturing Process

1 Thin-film applications to microelectronic technology

Semiconductor Manufacturing Technology. IC Fabrication Process Overview

Silicon Wafer Processing PAKAGING AND TEST

CMOS Manufacturing process. Design rule set

Chapter 3 Silicon Device Fabrication Technology

VLSI Design and Simulation

Lecture 200 BiCMOS Technology (12/12/01) Page 200-1

Chapter 4 Fabrication Process of Silicon Carrier and. Gold-Gold Thermocompression Bonding

CMOS FABRICATION. n WELL PROCESS

Nonplanar Metallization. Planar Metallization. Professor N Cheung, U.C. Berkeley

UT Austin, ECE Department VLSI Design 2. CMOS Fabrication, Layout Rules

Packaging and Ball Bonding Gold wire makes contact from bonding pads on chip to package Gold wire is formed into ball to make contact Uses an

EE 560 FABRICATION OF MOS CIRCUITS. Kenneth R. Laker, University of Pennsylvania

Customizing Processes for Hermetic Assembly Of Devices Designed for Plastic Packages (1 of 3)

Microelectronics. Integrated circuits. Introduction to the IC technology M.Rencz 11 September, Expected decrease in line width

Challenges of Fan-Out WLP and Solution Alternatives John Almiranez

Lecture 1A: Manufacturing& Layout

Destructive Physical Analysis (DPA) Program Methodology

Silicon Epitaxial CVD Want to create very sharp PN boundary grow one type layer on other in single crystal form High dopant layers on low dopant

EE 434 Lecture 9. IC Fabrication Technology

CS/ECE 5710/6710. N-type Transistor. N-type from the top. Diffusion Mask. Polysilicon Mask. CMOS Processing

Fabrication and Layout

Qualification and Performance Specification for High Frequency (Microwave) Printed Boards

Interconnects. Outline. Interconnect scaling issues Aluminum technology Copper technology. Properties of Interconnect Materials

Complementary Metal Oxide Semiconductor (CMOS)

Silicon Epitaxial CVD Want to create very sharp PN boundary grow one type layer on other in single crystal form High dopant layers on low dopant

Improvement of Laser Fuse Processing of Fine Pitch Link Structures for Advanced Memory Designs

Assembly Reliability of TSOP/DFN PoP Stack Package

Mark T. Bohr Intel Senior Fellow, Technology and Manufacturing Group Director, Process Architecture and Integration INTEL CORPORATION

Failure Modes in Wire bonded and Flip Chip Packages

Isolation Technology. Dr. Lynn Fuller

Abstract. Key words. I. Introduction

IMPACT OF MICROVIA-IN-PAD DESIGN ON VOID FORMATION

conductor - gate insulator source gate n substrate conductor - gate insulator gate substrate n open switch closed switch however: closed however:

PROCESS FLOW AN INSIGHT INTO CMOS FABRICATION PROCESS

Beam Leads. Spider bonding, a precursor of TAB with all-metal tape

Oxidation SMT Yau - 1

EE 330 Lecture 9. IC Fabrication Technology Part 2

CONSTRUCTIONAL ANALYSIS FOR QFN STACKED DIE FAILURE IDENTIFICATION. Universiti Kebangsaan Malaysia UKM Bangi,Selangor, Malaysia

ASIM-X MEMS-Specific Design Rules

We are moving to 155 Donner Lab From Thursday, Feb 2 We will be able to accommodate everyone!

JOINT INDUSTRY STANDARD

EE 330 Lecture 9. IC Fabrication Technology Part II. -Oxidation -Epitaxy -Polysilicon -Planarization -Resistance and Capacitance in Interconnects

Building HDI Structures using Thin Films and Low Temperature Sintering Paste

EE CMOS TECHNOLOGY- Chapter 2 in the Text

Innovative MID Plating Solutions

Chapter 3 CMOS processing technology

Lead-Free Solder Bump Technologies for Flip-Chip Packaging Applications

ECSE 6300 IC Fabrication Laboratory Lecture 8 Metallization. Die Image

Manufacturing Process

TOWARD MEMS!Instructor: Riadh W. Y. Habash

FABRICATION of MOSFETs

Figure 2.3 (cont., p. 60) (e) Block diagram of Pentium 4 processor with 42 million transistors (2000). [Courtesy Intel Corporation.

MIL-STD-883H METHOD INTERNAL VISUAL (MONOLITHIC)

VLSI Digital Systems Design

Fabrication and Layout

II. A. Basic Concept of Package.

Transcription:

Construction Analysis Motorola MPA1016FN FPGA Report Number: SCA 9711-561 Global Semiconductor Industry the Serving Since 1964 17350 N. Hartford Drive Scottsdale, AZ 85255 Phone: 602-515-9780 Fax: 602-515-9781 e-mail: ice@ice-corp.com Internet: http://www.ice-corp.com

INDEX TO TEXT TITLE PAGE INTRODUCTION 1 MAJOR FINDINGS 1 TECHNOLOGY DESCRIPTION Assembly 2 Die Process 2-3 ANALYSIS RESULTS I Assembly 4 ANALYSIS RESULTS II Die Process and Design 5-6 ANALYSIS PROCEDURE 7 TABLES Overall Evaluation 8 Package Markings 9 Wirebond Strength 9 Die Material Analysis 9 Horizontal Dimensions 10 Vertical Dimensions 11 - i -

INTRODUCTION This report describes a construction analysis of the Motorola MPA1016FN FPGA. Two devices packaged in 84-pin Plastic Leaded Chip Carriers (PLCCs) and five scribed dice were received for the analysis. These devices were fabricated by Chartered Semiconductor Manufacturing. The packaged devices were date coded 9640. MAJOR FINDINGS Questionable Items: 1 None. Special Features: Three levels of reflowed ( hot ) aluminum. 1 These items present possible quality or reliability concerns. They should be discussed with the manufacturer to determine their possible impact on the intended application. - 1 -

TECHNOLOGY DESCRIPTION Assembly: The devices were encapsulated in 84-pin Plastic Leaded Chip Carriers (PLCCs). The copper (Cu) leadframe was internally spot-plated with silver (Ag). External pins were tinned with tin-lead (SnPb) solder. Lead-locking provisions (anchors) at all pins. Thermosonic ball bonding using 1.2 mil O.D. gold wire. Sawn dicing (full-depth). Silver-filled epoxy die attach. Die Process: Fabrication process: Selective oxidation CMOS process employing twin-wells in a P-substrate. Final passivation: A layer of nitride over a layer of glass. Metallization: Three levels of metal defined by standard dry-etch techniques. Metal 3 and metal 2 consisted of aluminum with a titanium-nitride (TiN) cap and titanium (Ti) barrier. Metal 1 consisted of aluminum with a titanium-nitride cap and a titanium-nitride/titanium barrier. All three levels of aluminum were reflowed to fill contacts/vias ( hot aluminum ). Standard vias and contacts were used (no plugs). - 2 -

TECHNOLOGY DESCRIPTION (continued) Interlevel dielectrics: Interlevel dielectrics consisted of two layers of silicon-dioxide with a planarizing spin-on-glass (SOG) between them. The SOG had been etched back. Polysilicon: A single layer of polycide (poly cap over titanium silicide on poly) was used to form all gates on the die. Definition was by a dry etch of normal quality. Direct poly-to-diffusion (buried) contacts were not used. Diffusions: Implanted N+ and P+ diffusions formed the sources/drains of the CMOS transistors. An LDD process was used with oxide sidewall spacers left in place. Wells: Twin-wells in a P-substrate. A step was present at well boundaries. Redundancy: Fuses were not used. Memory cells: Programming is achieved through a modified 6T CMOS SRAM cell. Metal 3 was used to form the bit lines (via metal 2 and metal 1). Metal 2 was used to distribute Vcc and GND (via metal 1). Metal 1 was used to provide cell interconnect. Polycide was used to form all gates and word lines. - 3 -

ANALYSIS RESULTS I Assembly : Figures 1-3 Questionable Items: None. General Items: The devices were encapsulated in 84-pin Plastic Leaded Chip Carriers (PLCCs). Overall package quality: Good. Internal spot-plating of the copper leadframe was silver. External pins were tinned with tin-lead (SnPb). No cracks or voids present. No gaps were noted at lead exits. Lead-locking provisions (anchors) were present at all pins. Wirebonding: Thermosonic ballbond method using 1.2 mil O.D. gold wire. No bond lifts occurred during wirepull tests and bond pull strengths were good. Die attach: Silver-filled epoxy of normal quality. No voids were noted in the die attach and no problems are foreseen. Die dicing: Die separation was by sawing (full depth) with normal quality workmanship. - 4 -

ANALYSIS RESULTS II Die Process and Design : Figures 4-33 Questionable Items: 1 None. Special Features: Three levels of reflowed ( hot ) aluminum. General items: Fabrication process: Devices were fabricated using selective oxidation CMOS process employing twin-wells in a P-substrate. Process implementation: Die layout was clean and efficient. Alignment was good at all levels. No damage or contamination was found. Die coat: No die coat was present. Final passivation: A layer of nitride over a layer of glass. Integrity tests indicated defect-free passivation. Edge seal was good as the passivation extended beyond the metal at the edge of the die. Metallization: Three levels of metal defined by standard dry-etch techniques. Metal 3 and metal 2 consisted of aluminum with a titanium-nitride (TiN) cap and titanium (Ti) barrier. Metal 1 consisted of aluminum with a titanium-nitride cap and a titanium-nitride/titanium barrier. All three levels of aluminum were reflowed to provide excellent step coverage. Standard vias and contacts were used (no plugs). Metal patterning: All metal levels were patterned by a dry etch of normal quality. Metal defects: No voiding, notching, or neckdown was noted in any of the metal layers. No silicon nodules were noted following removal of the metal layers. 1 These items present possible quality or reliability concerns. They should be discussed with the manufacturer to determine their possible impact on the intended application. - 5 -

ANALYSIS RESULTS II (continued) Metal step coverage: All three levels of aluminum were reflowed to provide excellent step coverage. No metal thinning occurred at any vias or contacts. Interlevel dielectrics: Interlevel dielectrics consisted of two layers of silicon-dioxide with a planarizing spin-on-glass (SOG) between them. The SOG had been etched back. Pre-metal dielectric: A layer of reflow glass (BPSG) over densified oxide was used under metal 1. Reflow was performed prior to contact cuts only. Contact defects: Contact and via cuts were defined by a two-step process. No over-etching of contacts was noted, but significant overetch was present at vias. This is not a problem in this case since the overetched aluminum is filled by the aluminum that fills the via. No problems were found. Polysilicon: A single layer of polycide (poly cap over titanium silicide on poly) was used to form all gates on the die. Definition was by a dry-etch of normal quality. Direct poly-to-diffusion (buried) contacts were not used. Diffusions: Standard implanted N+ and P+ diffusions formed the sources/drains of the CMOS transistors. An LDD process was used with oxide sidewall spacers left in place. No problems were found. Isolation: LOCOS (local oxide isolation). A step was present at the well boundaries, confirming the presence of twin-wells. Redundancy: Fuses were not present on the die. Memory cells: Programming is achieved through a modified 6T CMOS SRAM cell. Metal 3 was used to form the bit lines (via metal 2 and metal 1). Metal 2 was used to distribute Vcc and GND (via metal 1). Metal 1 was used to provide cell interconnect. Polycide was used to form all gates and word lines. - 6 -

PROCEDURE The devices were subjected to the following analysis procedures: External inspection X-ray Decapsulate Internal optical inspection SEM of assembly features and passivation Wirepull test Passivation integrity test Passivation removal SEM inspection of metal 3 Delayer to metal 2 and inspect Delayer to metal 1 and inspect Metal 1 removal and inspect barrier Delayer to silicon and inspect poly/die surface Die sectioning (90 for SEM) * Die material analysis Measure horizontal dimensions Measure vertical dimensions * Delineation of cross-sections is by silicon etch unless otherwise indicated. - 7 -

OVERALL QUALITY EVALUATION : Overall Rating: Good DETAIL OF EVALUATION Package integrity Package markings Die placement Die attach quality Wire spacing Wirebond placement Wirebond quality Dicing quality Wirebond method Die attach method Dicing method G N N G G G N G Thermosonic ball bond method using 1.2 mil O.D. gold wire. Silver-epoxy Sawn (full depth) Die surface integrity: Tool marks (absence) Particles (absence) Contamination (absence) Process defects General workmanship Passivation integrity Metal definition Metal integrity Metal registration Contact coverage Contact registration G G G G N G N G G G G G = Good, P = Poor, N = Normal, NP = Normal/Poor - 8 -

PACKAGE MARKINGS TOP (LOGO) MPA1016FN ZQUAL9640 WIREBOND STRENGTH Wire material: Die pad material: Material at package lands: 1.2 mil O.D. gold aluminum silver Sample # 1 # of wires tested: 20 Bond lifts: 0 Force to break - high: 15.0g - low: 11.0g - avg.: 13.0g - std. dev.: 0.3 DIE MATERIAL ANALYSIS Final passivation: Metallization 3: Metallization 2: Metallization 1: Polycide: A layer of silicon-nitride over a layer of glass. Aluminum (Al) with a titanium-nitride (TiN) cap and titanium (Ti) barrier. Aluminum (Al) with a titanium-nitride (TiN) cap and titanium (Ti) barrier. Aluminum (Al) with a titanium-nitride (TiN) cap and titanium-nitride/titanium barrier. Polysilicon cap over Titanium (Ti) silicide on poly. - 9 -

HORIZONTAL DIMENSIONS Die size: 6.1 x 6.2 mm (241 x 245 mils) Die area: 38 mm 2 (59,045 mils 2 ) Min pad size: Min pad window: Min pad space: Min metal 3 width: Min metal 3 space: Min metal 3 pitch: Min metal 2 width: Min metal 2 space: Min metal 2 pitch: Min metal 1 width: Min metal 1 space: Min metal 1 pitch: Min via (M3-to-M2): Min via (M2-to-M1): Min contact: Min polycide width: Min polycide space: Min gate length * - (N-channel): 0.1 x 0.1 mm (3.9 x 4.0 mils) 0.09 x 0.09 mm (3.5 x 3.6 mils) 0.04 mm (1.4 mils) 1.0 micron 1.2 micron 2.2 microns 0.9 micron 1.2 micron 2.1 microns 0.6 micron 0.8 micron 1.5 micron 0.6 micron (round) 0.6 micron (round) 0.8 micron (round) 0.5 micron 1.0 micron 0.5 micron - (P-channel): 0.5 micron * Physical gate length. - 10 -

VERTICAL DIMENSIONS Die thickness: 0.5 mm (19 mils) Layers Passivation 2: Passivation 1: 0.6 micron 0.4 micron Metal 3 - cap: 0.05 micron (approx.) - aluminum: 0.8 micron - barrier: 0.12 micron Intermetal dielectric 2 - glass 2: 0.4 micron (average) - SOG: 0-0.8 micron - glass 1: 0.4 micron (average) Metal 2 - cap: 0.05 micron (approx.) - aluminum: 0.5 micron - barrier: 0.1 micron Intermetal dielectric 1 - glass 2: 0.4 micron (average) - SOG: 0-0.8 micron - glass 1: 0.4 micron (average) Metal 1 - cap: 0.05 micron (approx.) - aluminum: 0.5 micron - TiN/ Ti barrier: 0.17 micron Pre-metal glass: Poly - poly cap: 0.4 micron (avg.) 0.02 micron (approx.) - silicide: 0.15 micron - poly: 0.2 micron Local oxide: 0.4 micron N+ S/D diffusion: 0.25 micron P+ S/D diffusion: 0.25 micron N-well: 2.5 microns (approx.) - 11 -

INDEX TO FIGURES ASSEMBLY Figures 1-3 DIE LAYOUT AND IDENTIFICATION Figures 4-6 PHYSICAL DIE STRUCTURES Figures 7-26 COLOR DRAWING OF DIE STRUCTURE Figure 27 MEMORY CELL STRUCTURES Figures 28-31 CIRCUIT LAYOUT AND I/O Figures 32-33 - ii -

PIN 1 Figure 1. Package photograph and x-ray of the Motorola MPA1016FN FPGA. Mag. 2.3x.

DIE PADDLE Mag. 150x EDGE OF PASSIVATION Mag. 1000x Figure 2. SEM views illustrating dicing and edge seal. 60.

EDGE OF PASSIVATION DIE Mag. 810x METAL 3 EDGE OF PASSIVATION METAL 1 N+ Mag. 5000x Figure 3. SEM section views of the edge seal.

Figure 4. Whole die photograph of the Motorola MPA1016FN FPGA. Mag. 26x.

Figure 5. Optical views of die markings. Mag. 300x.

Figure 6. Optical views of die corners. Mag. 170x.

PASSIVATION 2 METAL 3 SOG METAL 1 POLYCIDE GATE N+ S/D LOCOS PASSIVATION 2 METAL 3 METAL 2 SOG METAL 1 LOCOS POLYCIDE glass etch Figure 7. SEM section views illustrating general structure. Mag. 6500x

METAL 2 POLYCIDE METAL 1 METAL 2 METAL 1 S/D POLYCIDE Figure 8. Perspective SEM views illustrating general structure. Mag. 10,000x, 60.

Mag. 3,200x Mag. 13,000x Figure 9. SEM views illustrating final passivation. 60.

PASSIVATION 2 PASSIVATION 1 METAL 3 ILD 2 Mag. 26,000x TiN CAP ALUMINUM 3 Ti BARRIER Mag. 52,000x Figure 10. SEM section views of metal 3 line profiles.

METAL 3 VIAS Figure 11. Topological SEM views of metal 3 patterning. Mag. 3200x, 0.

Mag. 4200x Mag. 4200x TiN CAP Mag. 26,000x ALUMINUM 3 Figure 12. Perspective SEM views of metal 3 step coverage. 60.

METAL 3 ILD 2 Mag. 26,000x SOG METAL 2 Ti BARRIER ALUMINUM 3 Mag. 52,000x TiN CAP ALUMINUM 2 Ti BARRIER GLASS 2 SOG GLASS 1 Mag. 52,000x METAL 2 Figure 13. SEM section views illustrating a typical M3-to-M2 via and interlevel dielectric 2 composition.

ILD 2 METAL 2 SOG ILD 1 METAL 1 Mag. 26,000x TiN CAP SOG ALUMINUM 2 Ti BARRIER Mag. 52,000x Figure 14. SEM section views of metal 2 line profiles.

METAL 2 Mag. 3200x Mag. 3200x Mag. 6500x Figure 15. Topological SEM views of metal 2 patterning. 0.

Mag. 5000x Mag. 5000x TiN CAP Mag. 30,000x ALUMINUM 2 Figure 16. Perspective SEM views of metal 2 step coverage. 60.

METAL 2 ILD 1 Mag. 26,000x METAL 1 SOG Ti BARRIER ALUMINUM 2 Mag. 52,000x ALUMINUM 1 TiN CAP TiN BARRIER GLASS 2 GLASS 1 SOG Mag. 52,000x METAL 1 Figure 17. SEM section views illustrating a typical M2-to-M1 via and interlevel dielectric 1 composition.

METAL 2 METAL 1 SOG POLYCIDE LOCOS Mag. 26,000x TiN CAP ALUMINUM 1 SOG TiN BARRIER Ti ADHESION LAYER Mag. 52,000x Figure 18. SEM section views of metal 1 line profiles.

VIA POLYCIDE METAL 1 CONTACTS Mag. 3200x Mag. 3200x Mag. 5000x Figure 19. Topological SEM views of metal 1 patterning. 0.

Mag. 5000x Mag. 5000x TiN CAP POLYCIDE Mag. 25,000x ALUMINUM 1 TiN BARRIER Figure 20. Perspective SEM views of metal 1 step coverage. 60.

METAL 1 SOG PRE-METAL DIELECTRIC POLYCIDE LOCOS SOG METAL 1 N+ SOG POLYCIDE GATE METAL 1 P+ S/D Figure 21. SEM section views of typical metal 1 contacts. Mag. 26,000x.

Figure 22. Topological SEM views of polycide patterning. Mag. 3200x, 0.

N+ Mag. 5700x P+ P+ Mag. 5700x N+ POLYCIDE GATE Mag. 26,000x LOCOS S/D Figure 23. Perspective SEM views of polycide coverage. 60.

POLYCIDE GATE N-channel N+ S/D N+ S/D GATE OXIDE POLYCIDE GATE REFLOW GLASS P-channel P+ S/D P+ S/D POLY CAP PRE-METAL DIELECTRIC SIDEWALL SPACER W SILICIDE POLY glass etch Figure 24. SEM section views of typical transistors. Mag. 52,000x.

POLYCIDE LOCOS GATE OXIDE REFLOW GLASS N+ LOCOS N+ Figure 25. SEM section views illustrating a typical birdsbeak and local oxide isolation. Mag. 52,000x.

N-WELL DELINEATION ARTIFACTS P SUBSTRATE Mag. 1500x METAL 1 SOG P+ S/D LOCOS N-WELL STEP AT WELL BOUNDARY Mag. 13,000x Figure 26. Section views illustrating well structure.

POLY CAP TiN CAP TiN BARRIER Ti ADHESION LAYER METAL 3 PASSIVATION 2 PASSIVATION 1 W SILICIDE POLY Motorola MPA1016FN ILD 2 METAL 2 ILD 1 METAL 1 PRE-METAL DIELECTRIC,,,,,,,,, N+ S/D P-WELL LOCOS,,,,,,,,, P SUBSTRATE P+ S/D N-WELL Orange = Nitride, Blue = Metal, Yellow = Oxide, Green = Poly, Red = Diffusion, and Gray = Substrate Figure 27. Color cross section drawing illustrating device structure.

metal 3 metal 2 Figure 28. Topological SEM views of the FPGA array area. Mag. 810x.

metal 1 unlayered Figure 29. Topological SEM views of the FPGA array area. Mag. 810x.

BIT metal 3 BIT GND V CC metal 2 Figure 30. Topological SEM views of the FPGA Base 6T-SRAM cell. Mag. 3200x.

BIT GND GND metal 1 V CC V CC WORD A WORD B 1 BIT 2 3 5 unlayered 4 6 WORD A WORD B 4 6 1 2 3 5 BIT Figure 31. Topological SEM views and schematic of the FPGA Base 6T-SRAM cell. Mag. 3200x.

Mag. 1000x Mag. 400x Figure 32. Optical views of typical circuitry and input protection.

PASSIVATION 2 METAL 3 SOG METAL 1 ILD1 ILD2 METAL 2 POLYCIDE GATE P+ S/D N+ GUARDBAND STEP AT WELL BOUNDRY Figure 33. SEM section view of the I/O circuitry. Mag. 6500x.