Effect of High Pressure Deuterium Annealing on Performance and Reliability of MOSFETs with High-k Gate Dielectrics and Metal Gate

Similar documents
Characteristics of HfO 2 pmosfet with Ultrashallow Junction Prepared by Plasma Doping and Laser Annealing

Effect of annealing temperature on the electrical properties of HfAlO thin films. Chun Lia, Zhiwei Heb*

Interface Properties of La-silicate MOS Capacitors with Tungsten Carbide Gate Electrode for Scaled EOT

MOS Gate Dielectrics. Outline

Annual Meeting. North Carolina State University Dr. Veena Misra. January 17 19, 2017 December

Highly Reliable Low Temperature Ultrathin Oxides Grown Using N 2 O Plasma

Low D it High-k/In 0.53 Ga 0.47 As Gate Stack with CET down to 0.73 nm and Thermally Stable Silicide Contact by Suppression of Interfacial Reaction

Atomic-Layer-Deposition of HfO 2 on Si and Ge Substrates from Hafnium Tetrakis(diethylamino) and Water

Nagatsuta, Midori-ku, Yokohama , Japan. Technology, 4259-S2-20 Nagatsuta, Midori-ku, Yokohama , Japan

Atomic Layer Deposition of High-k k Dielectric and Metal Gate Stacks for MOS Devices

Reliability and Stability Issues for Lanthanum Silicate as a High-K Dielectric. Raleigh NC 27695, USA. Raleigh NC 27695, USA

State of the art quality of a GeOx interfacial passivation layer formed on Ge(001)

MOS Front-End. Field effect transistor

Annealing Effect on the Electrical Properties of La 2 O 3 /InGaAs MOS Capacitors

Passivation of SiO 2 /SiC Interface with La 2 O 3 Capped Oxidation

Study on the hydrogenated ZnO-based thin film transistors

Implementation of high-k gate dielectrics - a status update

EE THERMAL OXIDATION - Chapter 6. Basic Concepts

Memory Devices. Ki-Nam Kim, President, Institut of Technology Samsung Electronics, 2010 IEDM, San Francisco.

Hafnium silicate and nitrided hafnium silicate as gate dielectric candidates for SiGe-based CMOS technology

METAL OXIDE SEMICONDUCTOR (MOS) DEVICES. Term Paper Topic: Hafnium-based High-K Gate Dielectrics

2-1 Introduction The demand for high-density, low-cost, low-power consumption,

X-Ray Reflectivity Study of Hafnium Silicate Thin Films Prepared by Thermal Chemical Vapor Deposition

Interface Structure and Charge Trapping in HfO 2 -based MOSFETS

Growth of Gate Oxides on 4H SiC by NO at Low Partial Pressures

CHAPTER 4: Oxidation. Chapter 4 1. Oxidation of silicon is an important process in VLSI. The typical roles of SiO 2 are:

interface reaction kinetics

Electrical characteristics of Gd 2 O 3 thin film deposited on Si substrate

EE-612: Lecture 28: Overview of SOI Technology

2007 IEEE International Conference on Electron Devices and Solid-State Circuits

Electrical Characteristics of Rare Earth (La, Ce, Pr and Tm) Oxides/Silicates Gate Dielectric

ELEC 7364 Lecture Notes Summer Si Oxidation. by STELLA W. PANG. from The University of Michigan, Ann Arbor, MI, USA

THIN FILM DEVICES for LARGE AREA ELECTRONICS

Process Integration. MEMS Release Techniques Sacrificial Layer Removal Substrate Undercut

CHARACTERIZATION OF HAFNIUM OXIDE FILM DEPOSITED USING ATOMIC LAYER DEPOSITION SYSTEM

Surface Passivation and Characterization of Germanium Channel Field Effect Transistor Together with Source/Drain Engineering

EE 143 CMOS Process Flow

Process Integration. NMOS Generic NMOS Process Flow. CMOS - The MOSIS Process Flow

Deuterium pressure dependence of characteristics and hot-carrier reliability of CMOS devices

Schottky-Barrier-Height Modulation of Ni Silicide/Si Contacts by Insertion of Thin Er or Pt Layers

Resistive switching of CeO x /SiO 2 stacked film based on anodic oxidation and breakdown

Electrical characteristics of atomic layer deposited lanthanum oxide (La 2 O 3 ) films on In 0.53 Ga 0.47 As channel

KEYWORDS: MOSFET, reverse short-channel effect, transient enhanced diffusion, arsenic, phosphorus, source, drain, ion implantation

1. Introduction. 2. Experiments. Paper

THERMAL OXIDATION - Chapter 6 Basic Concepts

Performance Predictions for Scaled Process-induced Strained-Si CMOS

RECENTLY, p poly-si was recommended as the gate

A New High-k Transistor Technology Implemented in Accordance with the 55nm Design Rule Process

FAST AND SLOW-STATE TRAPS AT THE MOSFET OXIDE INTERFACE WITH A TEMPERATURE DEPENDENT C-V METHOD.

Characteristics of Hafnium-Aluminum-Oxide Thin Films Deposited by Using Atomic Layer Deposition with Various Aluminum Compositions

A Novel Low Temperature Self-Aligned Field Induced Drain Polycrystalline Silicon Thin Film Transistor by Using Selective Side-Etching Process

Project III. 4: THIN FILM DEVICES FOR LARGE AREA ELECTRONICS

Chapter 3. In this chapter, we use sol-gel method to combine three high-k precursors, i.e. HfCl 4, ZrCl 4 and SiCl 4 together to form hafnium silicate

Problem 1 Lab Questions ( 20 points total)

MOS interface processing and properties utilizing Ba-interface layers

Process Temperature Dependence of Al 2 O 3 Film Deposited by Thermal ALD as a Passivation Layer for c-si Solar Cells

MOLYBDENUM AS A GATE ELECTRODE FOR DEEP SUB-MICRON CMOS TECHNOLOGY

Complementary Metal Oxide Semiconductor (CMOS)

Effects of post-metallization annealing of high-k dielectric thin films grown by MOMBE

STUDY ON HIGH MOBILITY CHANNEL. TRANSISTORS FOR FUTURE SUB-10 nm CMOS TECHNOLOGY

Workfunction Tuning for Single-Metal Dual-Gate With Mo and NiSi Electrodes

CMOS Technology. Flow varies with process types & company. Start with substrate selection. N-Well CMOS Twin-Well CMOS STI

Amorphous and Polycrystalline Thin-Film Transistors

Chapter 4 : ULSI Process Integration (0.18 m CMOS Process)

The Progress and Challenges of Applying High-k/Metal-Gated Devices to Advanced CMOS Technologies

Semiconductor Manufacturing Technology. IC Fabrication Process Overview

Low temperature MOSFET technology with Schottky barrier source/drain, high-k gate dielectric and metal gate electrode

EE 143 FINAL EXAM NAME C. Nguyen May 10, Signature:

Development and modeling of a low temperature thin-film CMOS on glass

ABSTRACT. Zhong, Huicai. Ru-based Gate Electrodes for Advanced Dual-Metal Gate CMOS. Devices. (Under the direction of Dr.

Kinetics of Silicon Oxidation in a Rapid Thermal Processor

SEMATECH Symposium Korea 2012 Practical Analysis Techniques of Nanostructured Semiconductors by Electron Microscopy

Lecture 030 Integrated Circuit Technology - I (5/8/03) Page 030-1

Passivation of SiO 2 /Si Interfaces Using High-Pressure-H 2 O-Vapor Heating

Nitrogen Incorporation into Hafnium Oxide Films by Plasma Immersion Ion Implantation

Materials stability, band alignment and defects in post-si CMOS nanoelectronics

Silicon Wafer Processing PAKAGING AND TEST

ALD of Scandium Oxide from Tris(N,N -diisopropylacetamidinato)scandium and Water

Passivation of InAs and GaSb with novel high dielectrics

THE RADIATION RESPONSE AND LONG TERM RELIABILITY OF HIGH-Κ GATE DIELECTRICS. James Andrew Felix. Dissertation. Submitted to the Faculty of the

6.774 Fall 2006: Global and Local Stress to Enhance CMOS Performance

Strain Engineering for Performance Enhancement in Advanced Nano Scaled SOI-MOSFETs

Chapter 4. UEEP2613 Microelectronic Fabrication. Oxidation

Journal of The Electrochemical Society, /2004/ /1/5/$7.00 The Electrochemical Society, Inc.

行政院國家科學委員會補助專題研究計畫成果報告

GaAs Enhancement-Mode NMOSFETs Enabled by Atomic Layer Epitaxial \(La_{1.8}Y_{0.2}O_3\) as Dielectric

Chapter 5 Thermal Processes

Redox-Active Molecular Flash Memory for On-Chip Memory

Atomic Layer Deposition (ALD)

LOW-TEMPERATURE poly-si (LTPS) thin-film transistors

Development of Low Temperature Oxidation Process Using Ozone For VlSI

Doping and Oxidation

Development of High Voltage Silicon Carbide MOSFET Devices in KERI

High-Resolution, Electrohydrodynamic Inkjet Printing of Stretchable, Metal Oxide Semiconductor Transistors with High Performances

A Proposal of Schottky Barrier Height Tuning Method with Interface controlled Ni/Si stacked Silicidation Process

Making III-V contact with silicon substrates

Review Literature for Mosfet Devices Using High- K

OPTIMIZATION OF ULTRA-THIN BODY, FULLY- DEPLETED-SOI DEVICE, WITH RAISED SOURCE/DRAIN OR RAISED EXTENSION

Hei Wong.

HOMEWORK 4 and 5. March 15, Homework is due on Monday March 30, 2009 in Class. Answer the following questions from the Course Textbook:

Transcription:

Effect of High Pressure Deuterium Annealing on Performance and Reliability of MOSFETs with High-k Gate Dielectrics and Metal Gate H. Park, M. Chang, H. Yang, M. S. Rahman, M. Cho, B.H. Lee*, R. Choi*, and H. Hwang 24. 12. 3. Gwangju Institute of Science and Technology,, *SEMATECH

Outline A. Effects of high pressure annealing on Hf-based gate dielectrics Improvement of device performance Effect of deuterium concentration Device reliability with subsequent N 2 annealing Effect of fluorine annealing B. Effects of high Pressure H 2 annealing on SOI MOSFETs Improvement of bottom Si/ interface quality C. Effects of high Pressure annealing on Metal gate MOSFET Metal electrode dependent interface trap generation Mobility improvement with high pressure annealing

Motivations High interface trap density at high-k/si significantly degrades MOSFET mobility To completely passivate interface traps, high temperature FG PDA (45 o C~6 o C) is introduced recently* high thermal budget increases interfacial layer thickness not compatible with PMA high pressure pure H 2 / PMA *References K. Onishi et al. Effects of high-temperature forming gas anneal on HfO 2 MOSFET performance, at Proc. of Symp. VLSI Tech., 21 R. J. Carter et al. Passivation and interface state density of /HfO 2 -based/polycrystalline-si gate stacks, at Applied Physics Letter., 23 H. Hwang, US Patent 6,913,961

8-inch, single wafer high pressure annealing system AFTER Gas inlet Gas outlet H 2 N 2 or gas Pressure control unit High pressure annealing chamber Temperature controller Process control PC Pressure Monitor BEFORE

Process details MOS capacitor process flow (GIST) Wafer clean 6nm HfO 2 deposition in ALD system Photolithography Gate electrode formation Post metallization anneal Forming gas anneal -4 o C, 3min - Atmospheric pressure High pressure(h 2 or ) anneal -4 o C, 3min. - Process pressure : 5-6atm MOSFET Process flow (SEMATECH) Wafer clean Surface nitridation Gate dielectric deposition : Hf-silicate and HfAlO : HfSiON w/o surface nitridation Post Deposition Anneal Electrode deposition : TiN & a-si LDD & Halo implantation Thin nitride layer deposition Oxide spacer formation S/D implantation & activation anneal Ti silicide formation Pre-metal dielectric layer formation W plug with Ti/TiN liner formation Al metal pattern Post Metallization Anneal FG anneal 48 o C 3min (SEMATECH) High pressure anneal 4 o C 3min annealing pressure : 5-2atm

HPA effect : mobility improvement Before Anneal After Anneal Surface Pretreatment Film PDA Peak Mobility % Universal E-high Mobility % Universal Peak Mobility % Universal E-high Mobility % Universal NO 7C 2S HFSiO 4A NONE 255.98 68.11% 213.26 88.58% 255.98 74.% 227 95.3% NO 7C 2S HFSiO 4A O2 5C 3s 258.74 69.5% 216.72 9.2% 258.74 71.% 224 94.% Before Anneal After Anneal Film PDA Peak Mobility % Universal E-high Mobility % Universal Peak Mobility % Universal E-high Mobility % Universal 137.1 45.67% 131.5 54.63% 151.2 48.9% 143.8 59.7% HfO2 RTNO 139.8 44.96% 132 54.85% 151.9 47.2% 142.3 59.1% 165.3 48.8% 149.3 62.% 18.2 51.1% 161.7 67.2% HfSiO RTNO 256.3 69.59% 213.2 88.56% 284.8 74.3% 234.1 97.2% 273.4 72.45% 218.1 9.57% 35.3 77.6% 24.8 1% 1% 1MV mobility achieved for high pressure annealed RTNO HfSiO sample Part A

HPA effect : Annealing gas dependency Mag. of g m improvement [%] 3 2 1 HfAlO/HfSiO nmosfet After 2atm preesure anneal 4 o C, 3min HP N 2 HP FG HP H 2 HP Mag. of g m improvement [%] 3 2 1 HfSiON nmosfet After 2atm preesure anneal 4 o C, 3min HP N 2 HP FG HP H 2 HP Negligible improvement of transconductance is observed after high pressure N 2 or FG annealing. Significant g m improvement is achieved by high pressure pure hydrogen or deuterium annealing. Part A

HPA Effect : Surface & PDA treatment dependency Mag. of g m Improvement [%] 2 15 1 5 HfSiO HfO 2 HfAlO Chemical Oxide NO gas Anneal 2atm H 2 or anneal @ 4 o C, 3min Surface prep. method NH 3 gas Anneal Mag. of g m Improvement [%] 15 1 5 HfSiO HfO 2 None O 2 PDA method 2atm H 2 or anneal @ 4 o C, 3min RTNO NH 3 Compared with FG annealing (48 o C 3min), improved G m was observed after high pressure annealing. Surface nitrided sample and RTNO PDA sample showed significant transconductance improvement after high pressure annealing. Part A

Lifetime extrapolation lifetime [sec] Vth 1mV shift monitored 1 9 1 year lifetime 1 6 1 3 1 Close : nfet Open : pfet FG anneal 5atm V d @ 1year nfet pfet 1.31V 1.8V 1.44V 1.95V.3.4.5.6.7.8 l1/v d l [V -1 ] Magnitude of improvement [ % ] 1 8 6 4 2-2 -4-6 -8-1 H 2 5atm H 2 1atmH 2 2atm 5atm nfet Id Dit nfet ΔVth pfet ΔVth 1atm improve 6 4 2-2 -4-6 ΔV th [mv] degrade By optimizing the annealing gas ( ) and pressure (5atm), improved performance as well as longer device lifetime were achieved. Part A

Electrical characteristics after 1, 3, 1% annealing (1atm) Safety issue of pure deuterium gas for mass production system Capacitance [pf] 2 18 16 14 12 1 8 6 4 2 3Å ALD HfSiO/1Å ALD TiN Frequency: 1 KHz Size: 1*1 μm 2 EOT: 15.3Å V th :.52V V FB : -.52V Control 1% 3% 1% -2. -1.5-1. -.5..5 1. V g [V] improvement rate [%] 8 6 4 2-2 NMOSFET 4 o C 3min Control 1% 3% ΔG m,max ΔI d,max 1% There is no change of EOT after annealing. Improvement of G m, I d.max after 1, 3, 1% annealing Part A

Charge pumping characteristics & Device reliability study N it [1 1 /Cycle*cm 2 ] 12 1 8 6 4 2 Freqency: 5KHz Control 1% 3% 1% - ΔN it /N it,initial at max [%] 6 5 4 3 2 1 1% 3% 1% -.9 -.8 -.7 -.6 -.5 -.4 -.3 -.2 -.1. V Base [V] ΔV th [mv] 1 1 1 Constant gate bias NMOSFET W/L=1/.4 2V 1.8V 1.5V Control Device 1% 3% 1% 1 1 1 1 Stress Time [sec] Part A

Motivations of subsequent N 2 annealing Improvement of I d and g m,max observed after high pressure anneal However, degraded reliability characteristics observed in higher pressure annealed device. Excess hydrogen and deuterium in oxide play as a device degradation source To improve reliability characteristics after high pressure anneal, we employed subsequent annealing. Part A

Mobility & N it Mobility [cm 2 /Vsec] 2 HfO2 12Å L / W =.5μm / 1μm 16 12 8 4 FG aneal H 2 1atm H 2 1atm + N 2 anneal N it [/cycle*cm 2 ] 3.x1 11 2.5x1 11 2.x1 11 1.5x1 11 1.x1 11 5.x1 1 V amplitude = 1.2V Freq. = 1MHz Duty 5% FG Anneal 1atm 1atm + 4 o C N 2 Anneal 1atm + 5 o C N 2 Anneal. 3.x1 5 6.x1 5 9.x1 5 1.2x1 6 Effective field [V/cm] -.8 -.6 -.4 -.2..2 V base [V] After subsequent annealing, Improved I d and mobility does not changed. Subsequent annealing does not increase N it values. Subsequent annealing does not degrade device performance. Part A

Hot carrier degradation 1 FG Anneal HP Anneal HP + N 2 Anneal NMOSFET 5 4 Vth shift [mv] Gm/Gm [%] ΔV th [mv] 1 3 2 1 L/W=.4μm/1μm HCI V g =V d Condition 1 1 1 1 2 1 3 Stress Time [Sec] 1 Only HP N 2 4C N 2 5C After subsequent N 2 annealing, high pressure deuterium annealed sample showed significantly reduced V th shift. Part A

Model for hot carrier degradation TiN HfO 2 P-Sub. H-H H-H H-H H-H Before electron electron After : Passivated interface trap Concentration(atoms/cm 3 ) or near interface trap site by Hydrogen or Deuterium 1 23 1 22 1 21 1 2 1 19 1 18 1 17 1 16 1 15 1 14 1 13 HfO 2 SIMS analysis: Charles Evans 1 1 2 3 4 5 H-H : Remained hydrogen Before annealing Si After annealing O 2 D Depth(nm) after high pressure annealing 1 7 1 6 1 5 1 4 1 3 1 2 1 1 Count per second Part A

Effect of fluorine annealing on High-k oxide nmosfet PMA/PDA F 2 annealing Appropriate F incorporation Excess F incorporation Poly-Si F F F F F F F F Diffusion into gate-oxide Reaction with Si-O bonds & Release oxygen atoms High-k O O F O F Reaction with Si Sidangling bond & Bonding Si-F at at Si/ Oxidize Si/ interface Si Sub. Si Si Strained Si-O Bond Si Si Strain Release Si Si Re-Oxidation (Wright et al.) F(Fluorine) effect Improvement of leakage current, breakdown voltage and hysteresis.< SSDM, pp742-743, 24 > Improvement of the BT instability.< SSDM, pp2-21, 24 > Improvement of Q BD -distribution tails and reduction of the strained Si-O bond. < TED, VOL 5, NO 11, 23 > Part A

XPS analysis Spectra of F1s / XPS Depth profiling 1 HfO 2 Si substrate 1 F-Si: 685.5eV Atomic percent [ % ] 8 6 4 2 O1s as HfO 2 Hf4f as HfO 2 Si2p as Si F1s by F 2 annealing Intensity [a.u.] 8 6 4 Si-HfO 2 interface Si HfO 2 4 8 12 16 2 Etch Time [ sec ] 675 68 685 69 Binding Energy [ev] Conventional FGA was performed at 48 C for 3 min F 2 annealing at 4 C for 15 min (.7atm) Based on XPS spectra, we clearly observed fluorine related peak at Si-HfO 2 interface, which indicate fluorine incorporation. Part A

EOT & Mobility after F 2 annealing Capacitance [F] 16p 12p 8p 4p EOT 16.9Å N it [1E1/cm 2 ] NMOSFET W/O F 2 annealing F 2 annealing 8 6 4 2 NMOSFET W/L = 1/.3-1.5-1. -.5..5 1. V base [V] -2-1 1 2 V g [V] ΔV th [ mv ] 1 1 1 ΔG/G mmax degradation [%] HCI stress / V g =V d NMOSFET W/L = 1/.25 Closed symbol: W/O F 2 annealing Open symbol: F 2 annealing 1 1 1 1 3 25 2 15 1 5 F 2 annealing W/O F 2 annealing After 1sec HCS 1.5 Stress Voltage(V g =V d ) [V] V g =V d =2.V V g =V d =1.5V Stress Time [ sec ] 2 No change of equivalent oxide thickness after F 2 annealing. Fluorine treated sample showed improvement of HC reliability Improvement can be explained by Si-F bond which is stronger than Si-H bond. Part A

PBTI characteristics ΔV th [ mv ] 1 1 15 o C 85 o C 25 o C Lifetime [sec] 1 9 1 7 1 5 1 3 1 1 Closed symbol: W/O F 2 annealing Open symbol: F 2 annealing FN stress V g =1.5V W/L = 1/1. F 2 annealing W/O F 2 annealing E a =1.128 ev E a =.454 ev 1 11 12 13 14 15 16 1/kT [ev -1 ] 1 1 1 1 Stress Time [ sec ] The incorporation of fluorine in the oxide effectively reduces the positive BTI effect. Activation energy (E a ) of HfSiO with additional fluorine annealing is significantly higher than that of control sample. Part A

Conclusions-part A Effects of high pressure annealing on Hf-based gate dielectrics Device performance improvement Significant mobility improvement was observed after HP anneal. Deuterium HP annealing improved hot carrier reliability. Device reliability with subsequent N 2 annealing. No change of I d, G m, interface trap density was observed. Improved device reliability by out-diffusion of bulk H 2. Effect of fluorine annealing Improved PBTI characteristics was observed. Part A

Outline A. Effects of high pressure annealing on Hf-based gate dielectrics Improvement of device performance Effect of deuterium concentration Device reliability with subsequent N 2 annealing Effect of fluorine annealing B. Effects of high Pressure H 2 annealing on SOI MOSFETs Improvement of bottom Si/ interface quality C. Effects of high Pressure annealing on Metal gate MOSFET Metal electrode dependent interface trap generation Mobility improvement with high pressure annealing Part B

Motivations Front Front interface (gate (gate oxide/si interface) Back Back interface (Si/Buried-Oxide interface) Poor Poor back back interface of of FDSOI FDSOI degrades electrical properties [1] [1] High Pressure hydrogen anneal [2] Reduce Reduce interface trap trap densities in in both both front front and and back back interface *References [1] J. Koga et al. atieee trans. Electron Devices 22 [2] H. Park et al. at IEEE Electron Device Letter 25 source PolySi channel e - Buried Oxide Si (back gate) drain - Front interface Improve electrical characteristics of of FDSOI FDSOI - Back interface Part B

GIST SOI MOSFET Process FGA HPHA 8 forming gas annealing 7 metallization Al Al n+ Si n+ BOX 1 cleaning 2 Active region define Si BOX Source BOX poly Si BOX Drain Ultra-thin body Silicon substrate 3 gate oxide & electrode deposition Si BOX 4 Gate patterning /Poly Si High-k (HfO 2 )/metal 6 High-k etching 5 PLAD + activation Si BOX Photo litho. E-beam litho. n+ Si n+ BOX n+ Si n+ BOX RTA Laser annealing Part B

IV characteristics of FDSOI (I) In the coupled condition (silicon film is fully depleted) I D [ μa ] 5nm SOI /PolySi nmosfet - W/L = 2um/2um 3. HP 25. FGA 2. 15. 1. I D [ A ] 1E-3 1E-5 1E-7 1E-9 V D =.1V HP anneal 3 o C 2min 1atm FG anneal 4 o C 2min W/L = 2μm/2μm G m [ S ] 2.5x1-5 2.x1-5 1.5x1-5 1.x1-5...5 1. 1.5 2. 2.5 3. V D [ V ] 1E-11 5.x1-6. -1. -.5..5 1. -1. -.5..5 1. V G [ V ] Driving current (at V G = 1.5V) Subthreshold slope G m_max Before HP 213μA 72mV/dec 5.36E-6 After HP 27 μa 63mV/dec 6.18E-6 Part B

IV characteristics of FDSOI (II) In the decoupled condition (back or front interface is in accumulation condition) 1E-4 1E-6 Decoupled condition : V BG = -3V W/L = 2μm/2μm V D =.1V 1E-5 1E-6 1E-7 Decoupled condition : V G = -2.V W/L = 2μm/2μm V D =.1V I D [ A ] 1E-8 I D [ A ] 1E-8 1E-9 1E-1 HPA 3 o C 2min 1atm FGA 4 o C 2min 1E-12 -.5..5 1. 1.5 2. V G [ V ] Front channel subthreshold characteristics 1E-1 1E-11 HPA 3 o C 2min 1atm FGA 4 o C 2min 1E-12 1 2 3 4 V BG [ V ] Back channel subthreshold characteristics kt Cs + C fit kt Cs + Cbit S f = (ln1) [ 1+ ] S q C b = (ln1) [ 1+ ] q C f The effect of HP annealing on back interface is higher than that on front interface b Part B

Improved effective electron mobility (μ eff ) 1 T si = 5nm W/L = 2μm/2μm High Pressure annealing μ n_eff ( cm 2 V -1 s -1 ) 8 6 4 2 HPA 3 o C 2min H 2 1atm FGA 4 o C 2min 1x1 5 2x1 5 3x1 5 E eff Field [ V/cm ] Reduced interface state density, front interface as well as back interface Reduction of coulomb scattering Mobility improvement Part B

Conclusion-part B High pressure annealing improves electrical characteristics of fullyf ully-depleted SOI MOSFETs FD SOI MOSFETs showed significant subthreshold slope improvement after high pressure annealing (63mV/dec ). The improvement of back side interface after high pressure annealing was confirmed with decoupled condition. Electron mobility is significantly improved because of reduction of coulomb scattering by high pressure hydrogen passivation. Part B

Outline A. Effects of high pressure annealing on Hf-based gate dielectrics Improvement of device performance Effect of deuterium concentration Device reliability with subsequent N 2 annealing Effect of fluorine annealing B. Effects of high Pressure H 2 annealing on SOI MOSFETs Improvement of bottom Si/ interface quality C. Effects of high Pressure annealing on Metal gate MOSFET Metal electrode dependent interface trap generation Mobility improvement with high pressure annealing Part C

Motivations Electrode dependent mobility characteristics Mobility [cm 2 /Vsec] 4 3 2 1 2Å Universal Ru TiN TaSiN 3Å μ Peak N it 4 3 2 1 1 12 1 11 5x1 5 1x1 6 2x1 6 Effective field [V/cm] 1 1 Ru TaSiN TiN Electrode Comparing with TiN, TaSiN and Ru electrode showed significant mobility degradations. Mobility characteristics are inversely proportional with interface trap density. Part C

Thickness dependent D it characteristics (Pure metal) 1 3 5 D it [1 1 ev -1 cm -2 ] 1 2 1 1 1 Mo electrode Ru electrode Poly Poly 2nm 2nm 4nm 6nm 8nm T SiO2 [Å] -d(c ox /C) 2 /dt 4 3 2 1 Zerbst plot 6nm τ gen. Poly ~ 2.2 μsec Ru ~ 1.2 μsec Mo <.1 μsec..1.2.3.4.5 C final /C-1 Strong electrode dependent D it characteristics are observed. Minority carrier generation time of Mo is significantly shorter than Ru or Poly electrode: Zerbst plot SIMS measurement on Mo electrode capacitor showed Mo atom diffusion into Si-substrate. Counts [sec] 1 3 1 2 1 1 1 5 1 15 Depth [nm] Part C

Additional electrode material dependent D it C/Cox 1..8.6.4.2 Ti TiN TiSiN TiAlN D it [1 1 ev -1 cm -2 ] 2 16 12 8 4 Q bd [C/cm 2 ] 1 4 2nm 1 3 1 2 TiN 2nm 6nm TiSiN. -2-1 1 2 V g [V] Poly TiN TiAlN TiSiN Electrode G p /ω [pf] 8 6 4 2 TiN electrode 6nm 5x1-4 cm 2 -.2V V TiAlN electrode -.2V.5V 1 2 1 3 1 4 1 5 1 6 1 3 1 4 1 5 1 6 Frequency [Hz] Comparing TiN, TiSiN, TiAlN showed CV curve stretch-out and single metal showed significant CV degradation. Conductance loss peak of TiAlN capacitor is higher than that of TiN capacitor. Part C

Additional annealing effect on D it C g [μf/cm 2 ].6.5.4 3p.3 2p.2 As fabricated D it = 4.2x1 1.1 1p Additional 8 o C 1min anneal. -2-1 1 -d(c ox /C) 2 /dt Part C TiAlN / 6nm 4 3 2 1 τ gen. <.1μs V g [V] τ gen. ~.53μs D it = 1.2x1 11 5p 4p -.1..1.2.3.4.5.6 C final /C-1 τ gen. ~ 2μs TiAlN/ 6Å Initial Additional annealing @ 8 o C 1min @ 9 o C 1min Gp /ω [F] D it [1 1 ev -1 cm -2 ] Counts [sec] 25 2nm 2 15 1 5 1 3 1 2 1 1 As fabricated After 8 o C 1min anneal Poly TiN TiAlN TiSiN Electrode As Fab. Al Ti 9 o C 1min 8 o C 1min Counts [sec] 1 3 count rate @ 5nm As fab. 8C 9C 1 5 1 15 2 25 3 1 2 1 1 1 Depth [nm] 1min anneal Al Ti

High pressure annealing effect I C g [μf/cm 2 ] 2.5 2. 1.5 1. TiSiN/ 2nm Open : FG anneal Close : HP 1atm anneal 1KHz.5 1KHz 1MHz. -1. -.5..5 V g [V] D it [1 1 ev -1 cm -2 ] 1 2 1 1 1 1-1 FG Anneal HP 1atm Anneal Close : 2nm TiN TiSiN TiAlN Mo Electrode Open : 6nm G p /ω [pf] 8 6 4 2.5V FG anneal -.2V TiAlN electrode 6Å Area : 5E-4cm 2 HP 1atm anneal.5v -.2V After high pressure annealing, significant improvement of CV characteristics and conductance loss peak were observed. 1 3 1 4 1 5 1 6 1 3 1 4 1 5 1 6 Frequency [Hz] Part C

High pressure annealing effect II Mag. of μ improvement [%] 12 1 8 6 4 2 Chem ox/ HfO 2 3nm Ru TaSiN TiN TaN TaSiN TiSiN Electrode Mobility [cm 2 /Vsec] Mobility [cm 2 /Vsec] 3 2 1 TaSiN/ 2nm Ru/ 3nm FG Anneal L/W = 1μm/1μm HP 1atm anneal..5 1. 1.5 2 16 12 8 Effective field [MV/cm] Chem Ox./HfO 2 3nm TiSiN TaSiN 4 FG Anneal L/W = 1μm/1μm HP 1atm anneal..5 1. 1.5 Effective field [MV/cm] After high pressure annealing, both and HfO 2 showed mobility improvement. Part C

Conclusion-part C Effects of high Pressure annealing on Metal gate MOSFET Metal electrode dependent interface trap generation. Minority carrier lifetime (Zerbst plot) are measured to investigate the interaction between metal gate and gate dielectric Pure and ternary metal electrode showed high density of D it & significant mobility degradations Metal penetration into silicon substrate Mobility improvement with high pressure annealing. Metal induced N it generation can be cured by HP annealing. Part C

Thank you very much!! www.gist.ac.kr