Renesas M5M40R326 32Mbit DRAM Memory Structural Analysis

Similar documents
Manufacturer Part Number. Module 2: CMOS FEOL Analysis

Hitachi A 64Mbit (8Mb x 8) Dynamic RAM

Rockwell R RF to IF Down Converter

Intel Pentium Processor W/MMX

Analog Devices ADSP KS-160 SHARC Digital Signal Processor

Lattice isplsi1032e CPLD

Dallas Semicoductor DS80C320 Microcontroller

National Semiconductor LM2672 Simple Switcher Voltage Regulator

Motorola PC603R Microprocessor

Qualcomm APQ8096 (Snapdragon 820) Application Processor

SGS-Thomson M17C1001 1Mb UVEPROM

Apple A9 APL1022 Application Processor Extracted from the iphone 6s

Lecture 030 Integrated Circuit Technology - I (5/8/03) Page 030-1

Lecture 200 BiCMOS Technology (12/12/01) Page 200-1

MARORA A Plasma Selective-oxidation Apparatus for Metal-gate Devices

New Materials as an enabler for Advanced Chip Manufacturing

Chapter 3 Silicon Device Fabrication Technology

EE 434 Lecture 9. IC Fabrication Technology

SEMATECH Symposium Korea 2012 Practical Analysis Techniques of Nanostructured Semiconductors by Electron Microscopy

Silicon Wafer Processing PAKAGING AND TEST

EE 330 Lecture 9. IC Fabrication Technology Part II. -Oxidation -Epitaxy -Polysilicon -Planarization -Resistance and Capacitance in Interconnects

Interconnects OUTLINE

MOS Front-End. Field effect transistor

Fabrication and Layout

CMOS FABRICATION. n WELL PROCESS

Isolation Technology. Dr. Lynn Fuller

Challenges and Future Directions of Laser Fuse Processing in Memory Repair

Layout-related stress effects on TID-induced leakage current

1 Thin-film applications to microelectronic technology

Is Now Part of To learn more about ON Semiconductor, please visit our website at

VLSI Digital Systems Design

Process Integration. NMOS Generic NMOS Process Flow. CMOS - The MOSIS Process Flow

Semiconductor Manufacturing Technology. Semiconductor Manufacturing Technology

Semiconductor Manufacturing Technology. IC Fabrication Process Overview

MOLYBDENUM AS A GATE ELECTRODE FOR DEEP SUB-MICRON CMOS TECHNOLOGY

A New High-k Transistor Technology Implemented in Accordance with the 55nm Design Rule Process

Packaging Effect on Reliability for Cu/Low k Damascene Structures*

VLSI INTRODUCTION P.VIDYA SAGAR ( ASSOCIATE PROFESSOR) Department of Electronics and Communication Engineering, VBIT

Cost of Integrated Circuits

EE 560 FABRICATION OF MOS CIRCUITS. Kenneth R. Laker, University of Pennsylvania

Lecture 22: Integrated circuit fabrication

Manufacturing Process

Metallization. Typical current density ~10 5 A/cm 2 Wires introduce parasitic resistance and capacitance

^DDD. (12) United States Patent Bill et al. (io) Patent No.: US 6,459,625 Bl (45) Date of Patent: Oct. 1,2002 US B1 \ / \

RF System in Packages using Integrated Passive Devices

UT Austin, ECE Department VLSI Design 2. CMOS Fabrication, Layout Rules

Figure 2.3 (cont., p. 60) (e) Block diagram of Pentium 4 processor with 42 million transistors (2000). [Courtesy Intel Corporation.

Metallization. Typical current density ~105 A/cm2 Wires introduce parasitic resistance and capacitance

VLSI Technology Dr. Nandita Dasgupta Department of Electrical Engineering Indian Institute of Technology, Madras

EECS130 Integrated Circuit Devices

Emerging Materials for Front End IC Process

VLSI Systems and Computer Architecture Lab

FABRICATION of MOSFETs

Balancing Technical and Business Challenges in CMP R&D. Robert L. Rhoades, Ph.D. CAMP Conference (Lake Placid, NY) August 10-12, 2009

Interconnects. Outline. Interconnect scaling issues Aluminum technology Copper technology. Properties of Interconnect Materials

Applications of High-Performance MEMS Pressure Sensors Based on Dissolved Wafer Process

Issue 51 September 2013

New Materials and Processes for Advanced Chip Manufacturing

THERMAL OXIDATION - Chapter 6 Basic Concepts

Quality and Reliability Report

Quality and Reliability Report

PROCESSING OF INTEGRATED CIRCUITS

A discussion of crystal growth, lithography, etching, doping, and device structures is presented in

(12) Patent Application Publication (10) Pub. No.: US 2006/ A1

VLSI Technology. By: Ajay Kumar Gautam

Thin Wafers Bonding & Processing

Amorphous Oxide Transistor Electrokinetic Reflective Display on Flexible Glass

Materials Characterization for Stress Management

Lecture 2. Fabrication and Layout

EFFECT OF THE MICROSTRUCTURE OF Ni/Au METALLIZATION ON BONDABILITY OF FR-4 SUBSTRATE

Fabrication and Layout

Lead-Free Solder Bump Technologies for Flip-Chip Packaging Applications

JOINT INDUSTRY STANDARD

PCB Technologies for LED Applications Application note

Chapter 2 MOS Fabrication Technology

id : class06 passwd: class06

Semiconductor Technology

Cost effective 300mm Large Scale ewlb (embedded Wafer Level BGA) Technology

EE 330 Fall Ruden Michael. Al Kaabi Humaid. Archer Tyler. Hafeez Mustafa. Mullen Taylor. Thedens Peter. Cao Khoi.

Thermal Processing Part VI, Ancillary Tools

Cambridge University Press A Guide to Hands-on MEMS Design and Prototyping Joel A. Kubby Excerpt More information.

State of the art quality of a GeOx interfacial passivation layer formed on Ge(001)

2006 UPDATE METROLOGY

Automotive Electronics Council Component Technical Committee

FOR OFFICIAL USE ONLY

YOUR Strategic TESTING ENGINEERING CONCEPT SMT FLIP CHIP PRODUCTION OPTO PACKAGING PROCESS DEVELOPMENT CHIP ON BOARD SUPPLY CHAIN MANAGEMENT

Tri-Gate Transistor Architecture with High-k Gate Dielectrics, Metal Gates and Strain Engineering

Exclusive Technology Feature. Failure Analysis On Power MOSFETs With Copper Wire Bonds. Problems Of Decapsulation.

Laser Crystallization for Low- Temperature Poly-Silicon (LTPS)

THE IMPACT OF 3D DEVICES ON THE FUTURE OF PROCESS MATERIALS TRENDS & OPPORTUNITIES

Increased Efficiency and Improved Reliability in ORing functions using Trench Schottky Technology

3.155J / 6.152J Micro/Nano Processing Technology TAKE-HOME QUIZ FALL TERM 2005

Advanced Analytical Techniques for Semiconductor Assembly Materials and Processes. Jason Chou and Sze Pei Lim Indium Corporation

Design and Optimization of 22nm NMOS Transistor

Development of System in Package

Microwave Plasma Processing

Epi Replacement and up to 30% Process Simplification in a CMOS Foundry Environment Using the BILLI Structure

The Search for Negative Impact of 3D Cu TSVs

Part 3: Test Structures, Test Chips, In-Line Metrology & Inspection

COMPATIBILITY OF THE ALTERNATIVE SEED LAYER (ASL) PROCESS WITH MONO- Si AND POLY-Si SUBSTRATES PATTERNED BY LASER OR WET ETCHING

Transcription:

August 13, 2004 Renesas M5M40R326 32Mbit DRAM Memory Structural Analysis For questions, comments, or more information about this report, or for any additional technical needs concerning semiconductor technology, please call Sales at Chipworks.

Some of the information in this report may be covered by patents, mask and/or copyright protection. This report should not be taken as an inducement to infringe on these rights. 2004 Chipworks Incorporated This report is provided exclusively for the use of the purchasing organization. It can be freely copied and distributed within the purchasing organization, conditional upon the accompanying Chipworks accreditation remaining attached. Distribution of the entire report outside of the purchasing organization is strictly forbidden. The use of portions of the document for the support of the purchasing organization's corporate interest (e.g., licensing or marketing activities) is permitted, as defined by the fair use provisions of the copyright act. Accreditation to Chipworks must be attached to any portion of the reproduced information.

Table of Contents Structural Analysis Table of Contents 1 Overview 1.1 List of Figures 1.2 List of Tables 1.3 Introduction 1.4 Major Findings 2 Device Overview 2.1 Package and Die 2.2 Die Features 3 Process Analysis 3.1 General Device Structure 3.2 Dielectrics 3.3 Metallization 3.4 Vias and Contacts 3.5 Peripheral Transistors and Poly 3.6 Access Transistor 3.7 DRAM Storage Cell 3.8 Isolation 3.9 Wells and Epi 4 DRAM Cell Analysis 4.1 DRAM Plan-View Analysis 4.2 Cross-Sectional Analysis (parallel to bitline) 4.3 Cross-Sectional Analysis (parallel to wordline) 5 Materials Analysis 5.1 SIMS Analysis of Dielectrics 5.2 TEM EDS Analysis of Dielectrics 5.3 TEM EDS Analysis of Metals 5.4 TEM EDS Analysis of Contacts and Gate Silicide 5.5 SRP Analysis of Wells and Substrate

Table of Contents Structural Analysis 6 Critical Dimensions 6.1 Horizontal Dimensions 6.2 Vertical Dimensions Report Evaluation

Overview 1-1 1 Overview 1.1 List of Figures 2 Device Overview 2.1.1 Top and Bottom Package Photographs 2.1.2 Plan-View Package X-Ray 2.1.3 Side-View Package X-Ray 2.1.4 Package Cross-Section 2.1.5 Partially Decapsulated Package 2.1.6 Lead Frame and Bond Wires 2.1.7 Tilt View of Lead Frame, Bond Wires and Dice 2.1.8 Wedge Bond to M5M40R326 DRAM Die 2.1.9 M5M40R326 Die 2.1.10 Die Marking 2.2.1 Die Corner 2.2.2 Die Corner 2.2.3 Die Corner 2.2.4 Die Corner 2.2.5 Minimum Pitch Bond Pads 2.2.6 Cross-Section Through Ball Bond 2.2.7 Fuses 3 Process Analysis 3.1.1 General View of M5M40R326 3.1.2 Die Edge 3.1.3 Die Seal 3.2.1 Passivation 3.2.2 IMD 2 3.2.3 IMD 1 3.2.4 Pre-Metal Dielectric 3.2.5 Nitride Sealing Layer 3.3.1 Minimum Pitch Metal 3 3.3.2 TEM Metal 3 Barrier Layer 3.3.3 Minimum Pitch Metal 2 3.3.4 TEM Metal 2 Barrier Layer 3.3.5 Minimum Pitch Metal 1 3.3.6 TEM Edge of Metal 1 3.4.1 Minimum Pitch Via 2 s

Overview 1-2 3.4.2 Minimum Pitch Via 1 s 3.4.3 Via 1 and Poly 5 Cell Plate 3.4.4 Minimum Pitch Contacts to Diffusion 3.4.5 TEM Metal 1 Contact to Diffusion 3.4.6 TEM CoSi 2 Grains 3.4.7 Minimum Pitch Contacts to Polycide 3.4.8 TEM Metal 1Contact to Polycide 3.4.9 TEM Contact to WSi 2 Interface 3.5.1 Minimum Gate Length Peripheral NMOS Transistor 3.5.2 Minimum Gate Length Peripheral PMOS Transistor 3.5.3 TEM Peripheral Transistors 3.5.4 Minimum Pitch Poly 1 3.6.1 TEM Access Transistors 3.6.2 TEM Access Transistor and Contact 3.6.3 TEM Bitline Contact 3.6.4 TEM CoSi 2 Contact Layer 3.6.5 TEM Gate Oxide 3.7.1 SEM DRAM Capacitors 3.7.2 TEM DRAM Capacitors 3.7.3 High Resolution TEM of Capacitor Dielectric 3.7.4 Capacitor Contact to Diffusion 3.7.5 Poly 3 Via 3.8.1 Polycide Over STI 3.8.2 TEM STI Bevel 3.9.1 SCM Peripheral N-Well and P-Well 3.9.2 SCM Embedded P-Well 4 DRAM Cell Analysis 4.1.1 Poly 5 Cell Plate 4.1.2 Storage Capacitor 4.1.3 Metal 1 Bitlines 4.1.4 Poly 1 Wordlines 4.1.5 Diffusion and STI 4.2.1 DRAM Array Along Bitline Direction 4.2.2 DRAM Capacitors 4.2.3 Cell Plate and Capacitor 4.2.4 Poly 3 Capacitor Contacts to Diffusion

Overview 1-3 4.2.5 Metal 1 Bitline 4.3.1 DRAM Array Along Wordline Direction 4.3.2 DRAM Capacitors 4.3.3 Poly 1 Wordline 4.3.4 Capacitor Vias and Contacts 4.3.5 Bitline Contacts 5 Materials Analysis 5.1.1 SIMS Profile of Dielectrics 5.2.1 TEM EDS of Silicon Nitride Passivation 5.2.2 TEM EDS of PMD 2 Oxide Layer 5.2.3 TEM EDS of PMD 1 BPSG Layer 5.2.4 TEM EDS of Silicon Nitride Liner 5.3.1 TEM EDS of Metal 2 TiN Cap Layer 5.3.2 TEM EDS of Metal 2 TiN Barrier Layer 5.3.3 TEM EDS of Metal 1 TiN Barrier Layer 5.4.1 TEM EDS of Gate Silicide 5.4.2 TEM EDS Metal 1 Contact to Substrate 5.4.3 TEM EDS Spectrum Metal 1 Contact to Poly 2 5.5.1 SRP of Shallow Peripheral N-Well 5.5.2 SRP of Deep N-Well 5.5.3 SRP of Peripheral P-Well 5.5.4 SRP Embedded P-Well in DRAM Array 1.2 List of Tables 3.2.1 Dielectric Thicknesses 3.3.1 Metallization Vertical Dimensions 3.3.2 Metallization Horizontal Dimensions 3.4.1 Via and Contact Dimensions 3.5.1 Transistor and Polycide Dimensions 3.6.1 Access Transistor Dimensions