August 13, 2004 Renesas M5M40R326 32Mbit DRAM Memory Structural Analysis For questions, comments, or more information about this report, or for any additional technical needs concerning semiconductor technology, please call Sales at Chipworks.
Some of the information in this report may be covered by patents, mask and/or copyright protection. This report should not be taken as an inducement to infringe on these rights. 2004 Chipworks Incorporated This report is provided exclusively for the use of the purchasing organization. It can be freely copied and distributed within the purchasing organization, conditional upon the accompanying Chipworks accreditation remaining attached. Distribution of the entire report outside of the purchasing organization is strictly forbidden. The use of portions of the document for the support of the purchasing organization's corporate interest (e.g., licensing or marketing activities) is permitted, as defined by the fair use provisions of the copyright act. Accreditation to Chipworks must be attached to any portion of the reproduced information.
Table of Contents Structural Analysis Table of Contents 1 Overview 1.1 List of Figures 1.2 List of Tables 1.3 Introduction 1.4 Major Findings 2 Device Overview 2.1 Package and Die 2.2 Die Features 3 Process Analysis 3.1 General Device Structure 3.2 Dielectrics 3.3 Metallization 3.4 Vias and Contacts 3.5 Peripheral Transistors and Poly 3.6 Access Transistor 3.7 DRAM Storage Cell 3.8 Isolation 3.9 Wells and Epi 4 DRAM Cell Analysis 4.1 DRAM Plan-View Analysis 4.2 Cross-Sectional Analysis (parallel to bitline) 4.3 Cross-Sectional Analysis (parallel to wordline) 5 Materials Analysis 5.1 SIMS Analysis of Dielectrics 5.2 TEM EDS Analysis of Dielectrics 5.3 TEM EDS Analysis of Metals 5.4 TEM EDS Analysis of Contacts and Gate Silicide 5.5 SRP Analysis of Wells and Substrate
Table of Contents Structural Analysis 6 Critical Dimensions 6.1 Horizontal Dimensions 6.2 Vertical Dimensions Report Evaluation
Overview 1-1 1 Overview 1.1 List of Figures 2 Device Overview 2.1.1 Top and Bottom Package Photographs 2.1.2 Plan-View Package X-Ray 2.1.3 Side-View Package X-Ray 2.1.4 Package Cross-Section 2.1.5 Partially Decapsulated Package 2.1.6 Lead Frame and Bond Wires 2.1.7 Tilt View of Lead Frame, Bond Wires and Dice 2.1.8 Wedge Bond to M5M40R326 DRAM Die 2.1.9 M5M40R326 Die 2.1.10 Die Marking 2.2.1 Die Corner 2.2.2 Die Corner 2.2.3 Die Corner 2.2.4 Die Corner 2.2.5 Minimum Pitch Bond Pads 2.2.6 Cross-Section Through Ball Bond 2.2.7 Fuses 3 Process Analysis 3.1.1 General View of M5M40R326 3.1.2 Die Edge 3.1.3 Die Seal 3.2.1 Passivation 3.2.2 IMD 2 3.2.3 IMD 1 3.2.4 Pre-Metal Dielectric 3.2.5 Nitride Sealing Layer 3.3.1 Minimum Pitch Metal 3 3.3.2 TEM Metal 3 Barrier Layer 3.3.3 Minimum Pitch Metal 2 3.3.4 TEM Metal 2 Barrier Layer 3.3.5 Minimum Pitch Metal 1 3.3.6 TEM Edge of Metal 1 3.4.1 Minimum Pitch Via 2 s
Overview 1-2 3.4.2 Minimum Pitch Via 1 s 3.4.3 Via 1 and Poly 5 Cell Plate 3.4.4 Minimum Pitch Contacts to Diffusion 3.4.5 TEM Metal 1 Contact to Diffusion 3.4.6 TEM CoSi 2 Grains 3.4.7 Minimum Pitch Contacts to Polycide 3.4.8 TEM Metal 1Contact to Polycide 3.4.9 TEM Contact to WSi 2 Interface 3.5.1 Minimum Gate Length Peripheral NMOS Transistor 3.5.2 Minimum Gate Length Peripheral PMOS Transistor 3.5.3 TEM Peripheral Transistors 3.5.4 Minimum Pitch Poly 1 3.6.1 TEM Access Transistors 3.6.2 TEM Access Transistor and Contact 3.6.3 TEM Bitline Contact 3.6.4 TEM CoSi 2 Contact Layer 3.6.5 TEM Gate Oxide 3.7.1 SEM DRAM Capacitors 3.7.2 TEM DRAM Capacitors 3.7.3 High Resolution TEM of Capacitor Dielectric 3.7.4 Capacitor Contact to Diffusion 3.7.5 Poly 3 Via 3.8.1 Polycide Over STI 3.8.2 TEM STI Bevel 3.9.1 SCM Peripheral N-Well and P-Well 3.9.2 SCM Embedded P-Well 4 DRAM Cell Analysis 4.1.1 Poly 5 Cell Plate 4.1.2 Storage Capacitor 4.1.3 Metal 1 Bitlines 4.1.4 Poly 1 Wordlines 4.1.5 Diffusion and STI 4.2.1 DRAM Array Along Bitline Direction 4.2.2 DRAM Capacitors 4.2.3 Cell Plate and Capacitor 4.2.4 Poly 3 Capacitor Contacts to Diffusion
Overview 1-3 4.2.5 Metal 1 Bitline 4.3.1 DRAM Array Along Wordline Direction 4.3.2 DRAM Capacitors 4.3.3 Poly 1 Wordline 4.3.4 Capacitor Vias and Contacts 4.3.5 Bitline Contacts 5 Materials Analysis 5.1.1 SIMS Profile of Dielectrics 5.2.1 TEM EDS of Silicon Nitride Passivation 5.2.2 TEM EDS of PMD 2 Oxide Layer 5.2.3 TEM EDS of PMD 1 BPSG Layer 5.2.4 TEM EDS of Silicon Nitride Liner 5.3.1 TEM EDS of Metal 2 TiN Cap Layer 5.3.2 TEM EDS of Metal 2 TiN Barrier Layer 5.3.3 TEM EDS of Metal 1 TiN Barrier Layer 5.4.1 TEM EDS of Gate Silicide 5.4.2 TEM EDS Metal 1 Contact to Substrate 5.4.3 TEM EDS Spectrum Metal 1 Contact to Poly 2 5.5.1 SRP of Shallow Peripheral N-Well 5.5.2 SRP of Deep N-Well 5.5.3 SRP of Peripheral P-Well 5.5.4 SRP Embedded P-Well in DRAM Array 1.2 List of Tables 3.2.1 Dielectric Thicknesses 3.3.1 Metallization Vertical Dimensions 3.3.2 Metallization Horizontal Dimensions 3.4.1 Via and Contact Dimensions 3.5.1 Transistor and Polycide Dimensions 3.6.1 Access Transistor Dimensions