Development of High Voltage Silicon Carbide MOSFET Devices in KERI

Similar documents
SiC high voltage device development

Isolation Technology. Dr. Lynn Fuller

EE 330 Lecture 9. IC Fabrication Technology Part 2

Development of Silicon Pad and Strip Detector in High Energy Physics

Chapter 3 CMOS processing technology

EE 330 Lecture 9. IC Fabrication Technology Part II. -Oxidation -Epitaxy -Polysilicon -Planarization -Resistance and Capacitance in Interconnects

Lecture 22: Integrated circuit fabrication

Fairchild Semiconductor Application Note June 1983 Revised March 2003

Czochralski Crystal Growth

EE 434 Lecture 9. IC Fabrication Technology

EE 330 Lecture 8. IC Fabrication Technology Part II. - Oxidation - Epitaxy - Polysilicon - Interconnects

CMOS Technology. Flow varies with process types & company. Start with substrate selection. N-Well CMOS Twin-Well CMOS STI

EE 143 FINAL EXAM NAME C. Nguyen May 10, Signature:

EE 330 Lecture 9. IC Fabrication Technology Part II. -Oxidation -Epitaxy -Polysilicon -Planarization -Resistance and Capacitance in Interconnects

Amorphous and Polycrystalline Thin-Film Transistors

Lecture 030 Integrated Circuit Technology - I (5/8/03) Page 030-1

Andrei P. MIHAILA Suhail R. JEREMY Florin UDREA Gehan A. J. AMARATUNGA

MOS Front-End. Field effect transistor

Characteristics of HfO 2 pmosfet with Ultrashallow Junction Prepared by Plasma Doping and Laser Annealing

Synchrotron X-Ray Topography Measurements on 4H-SiC Epitaxial Layer

Chapter 3 Silicon Device Fabrication Technology

Microstructure of Electronic Materials. Amorphous materials. Single-Crystal Material. Professor N Cheung, U.C. Berkeley

Resistive switching of CeO x /SiO 2 stacked film based on anodic oxidation and breakdown

VLSI Technology Dr. Nandita Dasgupta Department of Electrical Engineering Indian Institute of Technology, Madras

Process Integration. MEMS Release Techniques Sacrificial Layer Removal Substrate Undercut

Quarterly Report EPRI Agreement W

Doping and Oxidation

Annual Meeting. North Carolina State University Dr. Veena Misra. January 17 19, 2017 December

Make sure the exam paper has 9 pages total (including cover page)

Review of CMOS Processing Technology

HOMEWORK 4 and 5. March 15, Homework is due on Monday March 30, 2009 in Class. Answer the following questions from the Course Textbook:

Fabrication and Layout

Fabrication of high power GaN transistors F. Medjdoub CNRS - IEMN

A Proposal of Schottky Barrier Height Tuning Method with Interface controlled Ni/Si stacked Silicidation Process

Microelettronica. Planar Technology for Silicon Integrated Circuits Fabrication. 26/02/2017 A. Neviani - Microelettronica

Chapter 2 Problems. The CMOS technology we need to realize is shown below, from Figure 1-34 in the text. S P + N P + N WELL P +

EE 143 MICROFABRICATION TECHNOLOGY FALL 2014 C. Nguyen PROBLEM SET #9

Department of Electrical Engineering. Jungli, Taiwan

MOS interface processing and properties utilizing Ba-interface layers

3.155J / 6.152J Micro/Nano Processing Technology TAKE-HOME QUIZ FALL TERM 2005

Microelectronic Device Instructional Laboratory. Table of Contents

VLSI INTRODUCTION P.VIDYA SAGAR ( ASSOCIATE PROFESSOR) Department of Electronics and Communication Engineering, VBIT

EE 330 Lecture 12. Devices in Semiconductor Processes

AIST, 2 CREST/AIST, 3 Univ. Of Tsukuba

MOLYBDENUM AS A GATE ELECTRODE FOR DEEP SUB-MICRON CMOS TECHNOLOGY

Isolation of elements

Semiconductor Devices

FABRICATION of MOSFETs

Design Consideration and Effect of Parameter Variation on sub-40nm Bulk MOSFET using TCAD Tool

Simple Cubic Crystal

Chapter 4 : ULSI Process Integration (0.18 m CMOS Process)

A discussion of crystal growth, lithography, etching, doping, and device structures is presented in

Complementary Metal Oxide Semiconductor (CMOS)

Lect. 2: Basics of Si Technology

IC Fabrication Technology Part III Devices in Semiconductor Processes

Process Integration. NMOS Generic NMOS Process Flow. CMOS - The MOSIS Process Flow

Amorphous silicon / crystalline silicon heterojunction solar cell

CMOS FABRICATION. n WELL PROCESS

Mark T. Bohr Intel Senior Fellow, Technology and Manufacturing Group Director, Process Architecture and Integration INTEL CORPORATION

Silicon Epitaxial CVD Want to create very sharp PN boundary grow one type layer on other in single crystal form High dopant layers on low dopant

EE 330 Lecture 8. IC Fabrication Technology Part II. - Masking - Photolithography - Deposition - Etching - Diffusion

Is Now Part of To learn more about ON Semiconductor, please visit our website at

Silicon Epitaxial CVD Want to create very sharp PN boundary grow one type layer on other in single crystal form High dopant layers on low dopant

PROCESS FLOW AN INSIGHT INTO CMOS FABRICATION PROCESS

Growth of Gate Oxides on 4H SiC by NO at Low Partial Pressures

Manufacturing Process

X-Ray Reflectivity Study of Hafnium Silicate Thin Films Prepared by Thermal Chemical Vapor Deposition

EECS130 Integrated Circuit Devices

Radiation Tolerant Isolation Technology

9/4/2008 GMU, ECE 680 Physical VLSI Design

3.155J / 6.152J MICROELECTRONICS PROCESSING TECHNOLOGY TAKE-HOME QUIZ FALL TERM 2003

Instructor: Dr. M. Razaghi. Silicon Oxidation

EE THERMAL OXIDATION - Chapter 6. Basic Concepts

CMOS Manufacturing Process

Memory Devices. Ki-Nam Kim, President, Institut of Technology Samsung Electronics, 2010 IEDM, San Francisco.

Plasma Etching Rates & Gases Gas ratios affects etch rate & etch ratios to resist/substrate

Silicon Wafer Processing PAKAGING AND TEST

Fabrication Process. Crystal Growth Doping Deposition Patterning Lithography Oxidation Ion Implementation CONCORDIA VLSI DESIGN LAB

Chapter 5 Thermal Processes

New Materials as an enabler for Advanced Chip Manufacturing

EE 143 MICROFABRICATION TECHNOLOGY FALL 2014 C. Nguyen PROBLEM SET #9

The Physical Structure (NMOS)

EE 143 CMOS Process Flow

Surface micromachining and Process flow part 1

THERMAL OXIDATION - Chapter 6 Basic Concepts

Alternate Channel Materials for High Mobility CMOS

Plasma Etching Rates & Gases Gas ratios affects etch rate & etch ratios to resist/substrate

ELEC 3908, Physical Electronics, Lecture 4. Basic Integrated Circuit Processing

EE 330 Fall Ruden Michael. Al Kaabi Humaid. Archer Tyler. Hafeez Mustafa. Mullen Taylor. Thedens Peter. Cao Khoi.

MOSFET. n+ poly Si. p- substrate

A Novel Low Temperature Self-Aligned Field Induced Drain Polycrystalline Silicon Thin Film Transistor by Using Selective Side-Etching Process

Chapter 4. UEEP2613 Microelectronic Fabrication. Oxidation

CS/ECE 5710/6710. N-type Transistor. N-type from the top. Diffusion Mask. Polysilicon Mask. CMOS Processing

A Leakage Current Induced by Barrier Metal Formation in Power MOSFETs with Trench Contact Structure

Examples of dry etching and plasma deposition at Glasgow University

Chapter 2 Manufacturing Process

// / / / / / / / United States Patent (19) Konstantinov et al. 11 Patent Number: 5,804,482 (45) Date of Patent: Sep. 8, 1998

Microelectronics. Integrated circuits. Introduction to the IC technology M.Rencz 11 September, Expected decrease in line width

Kinetics of Silicon Oxidation in a Rapid Thermal Processor

Transcription:

Development of High Voltage Silicon Carbide MOSFET Devices in KERI 2014. 06. Kim, Sang Cheol (sckim@keri.re.kr) Power Semiconductor Device Research Center Korea Electrotechnology Research Institute

Contents Introduction Why Silicon Carbide Semiconductors? Power Semiconductor Research Activities in KERI Power Semiconductor Key Technologies Silicon Carbide Power MOSFET Design Silicon Carbide Power MOSFET Fabrication Results Summary & Future Works

Introduction Global environmental and energy problem Improve the levels of efficiency of power converters The characteristics of Si power devices have almost reached their theoretical limitations, and further improvements are now becoming difficult to achieve. Performance limit of Power Devices

Introduction EV Power Consumer Appliance SiC Device Aero- Space -High Voltage -High Frequency -High Temperature Industial Nuclear -High Density -Radiation -Low Loss Potential Application of SiC Devices Requirements

Why SiC Semiconductors? SiC exhibits a power density possibly one order of magnitude or more compared to silicon. - Current density can easily reach 5 to 10A/mm 2 - Breakdown voltage(volt/um of epilayer) is typically in the 100V/um for SiC (10V/um for Silicon) A single SiC device will drive higher current and voltage in a reduced footprint. SiC is intrinsically very high thermal conductive material. Higher electron mobility of SiC also permits higher frequency operation in switching mode.

Power Semiconductor Research Activities in KERI SiC Epitaxy 600V SiC SBD 2000V SiC PN Diode SiC Wafer Defect Analysis 2000 2003 2005 2007 2010 2011 2013 2014 Si Dynistor Si IGCT 600V SiC VDMOSFET 1200V SiC VDMOSFET 2500V SiC VDMOSFET

Power Semiconductor Key Tech. Process High resolution - <0.5 um process - 64M DRAM equiv. Trench process - Surface roughness - Deep & High aspect ratio - Uniformity Thin wafer technology -Thin wafer handling - Grinding/ Roughness /damaged layer removal - High energy implantation - Low temp. activation emitter gate n+ P - base n- n0 FS layer p-layer collector Design High Performance - Tighter & Optimized active cell design - Channel/trench design for the short circuit capability High voltage - Design the thickness & concentration - Reliable high BV Junction termination High efficiency - Control injection efficiency

1.2kV SiC Power MOSFET Design BV=1200V Tepi > 15um Cepi < 2E15cm -3 Junc. Depth ~0.5um Cp-base > 4E17cm -3 Epi-layer Selection P-base Design VT < 5V Csurface < 7E16cm -3 Retrograde profile JFET : 2~4um Threshold Voltage Design On-resistance Design

1.2kV SiC Power MOSFET Design N-Sub Concentration : 1E19/ cm3 N-Epi Concentration : 2E15/ cm3 N-Epi Thickness : 15um P-well Concentration(surface) : 7E16/ cm3 P-well Concentration(junction) : 4E17/ cm3 P-well Junction Depth : 0.5~0.7um N-Source Concentration : 1E19/ cm3 N-Source Junction Depth : 0.2um Channel length : 0.5~2.0um JFET Width : 2~4um # of Fleid Limiting Ring : 8

SiC Power MOSFET Fabrication Initial oxidation Align key PHOTO Align key ETCH Oxidation P-Well Photo P-Well ETCH P-Well IMP EPI inspection Cleaning Oxidation PR Coat Exposure Develop Etch ashing PR Romove Cleaning Oxide depo PR coat Exposure Develop Pwell Etch Ashing PR Remove P-well I/I Oxide strip Oxidation P+ photo P+ ETCH P+ IMP Oxidation N+ photo N+ ETCH N+ IMP Cleaning Oxide depo PR Coat Exposure Develop Pwell Etch Ashing PR Remove P-Well I/I Oxide strip Cleaning Oxide depo PR Coat Exposure Develop Pwell Etch Ashing PR Remove N+ I/I Cleaning Activation anneal Gate OX Poly Poly PHOTO Poly ETCH PECVD deposition CNT Photo Contact Etch POLY back etch annel 1 st Sac. Ox. Oxide strip Cleaning Gate Ox. Poly Depo 검사 PR Coat Exposure Develop Poly Etch Ashing PR Remove Cleaning PSG depo PR Coat Exposure Develop Etch Ashing PR Remove Poly Etch Silicide metal deposition Back metal depo Silicide photo Silicide etch Silicidation Front metal MET PHOTO Metal Etch Cleaning Depo Cleaning Depo PR Coat Exposure Develop wet etch PR strip RTA Cleaning Depo PR Coat Exposure Develop Etch Dust Etch Ashing

Concentration [atomic/cm 3 ] Intensity [cps] Key Process in KERI Ion Implantation Condition 1E22 1E21 10 7 10 6 1E20 1E19 1E18 1E17 1E16 1E15 14N 27Al 12C 30Si 10 5 10 4 10 3 10 2 10 1 1E14 10 0 0 500 1000 1500 2000 Depth Profile [nm] P-Well Ion implantation : Junction depth = 0.6~0.8um Retrograde profile N-Source Ion implantation : Junction depth = 0.2~0.25um Box profile

Key Process in KERI Hard Mask for Ion Implantation PR SiO 2 Precision < 0.5um Etching angle > 83

Key Process in KERI Gate Oxidation & Post Oxide Annealing Gate Oxide Condition : 1150 /5hr/Dry O 2 : 55nm Post Oxide Annealing Condition : 1175 /0~3hr/NO Concentration Interface Trap Density : POA 2~3hr(excellent @ Conduction Band Edge) CN & SiN Intensity : 100% NO POA 3hr(excellent @ TOF-SIMS analysis)

Key Process in KERI Gate Oxidation & Post Oxide Annealing (Time Zero Dielectric Breakdown Characteristics) 0hr NO Annealing 1hr NO Annealing 2hr NO Annealing 3hr NO Annealing Dielectric breakdown and leakage current characteristics were improved at 3hr NO annealing condition. 3hr NO post annealing was shown excellent result in Gate oxide reliability characteristics by constant voltage stress test From those results, 1175 /3hr NO annealing is best condition for Carbon restriction at SiO 2 -SiC interface.

Contact Silicide Key Process in KERI N-type Ohmic Contact P-type Ohmic Contact Target of this contact process Simultaneous N- & P-Ohmic Contact condition Conventional Simple Process condition Ti/Ni is good candidate metal for low contact resistance.

Results 4inch SiC Wafer & MOSFET Devices SiC MOSFET Package

Results Forward Characteristics Forward I-V Characteristics ( VG=5V) Threshold Voltage(VTH) Characteristic

Results Gate Oxide Quality GOX Quality Interface Trap Density (Dit) < 1E11cm -2 ev -1 Maximum Breakdown Field of Oxide (E C ) ~ 7MV/cm

Results Reverse Characteristics Strong dependence on Field Limiting Ring(FLR) space Several na s leakage characteristics Superior reverse characteristics on FLR + FP structure 6 FLR is enough to 1200V breakdown voltage

Switching Characteristics Results Test circuit & waveform Test board T R : 874ns T D : 210ns E on : 286uJ T F : 64ns T D : 21ns E off : 21.1uJ Turn-on waveform Turn-off waveform

Results Fabrication Yield 1 st stage yield < 30% Device (2 nd stage) Total Operate device Yield rate 2 nd stage yield > 60% #910_10A 192 61.5 % 312 #920_10A 163 52.2 % Device (3 rd stage) Total 3 rd stage yield > 70% Operate device Yield rate #10_2_10A 336 245 73 %

Summary & Future Plan We developed successfully 1200V/40A high voltage SiC MOSFET devices. Design & Fabrication processes are carried out Maximum breakdown voltage is exceeded 1700V. On-state resistance characteristics are less than 55mΩ cm 2. Current density is 187A/ cm 2. Design & fabrication technology were transferred to semiconductor company. Our future plan is develop 15kV high voltage SiC MOSFET devices next 5 years for HVDC system.

Thank you very much for your attention